Date: March 20, 2011 This library is created from "LPC17xx CMSIS-Compliant Standard Peripheral Firmware Driver Library (GNU, Keil, IAR) (Jan 28, 2011)", available from NXP's website, under "All microcontrollers support documents" [[http://ics.nxp.com/support/documents/microcontrollers/?type=software]] You will need to follow [[/projects/libraries/svn/mbed/trunk/LPC1768/LPC17xx.h]] while using this library Examples provided here [[/users/frank26080115/programs/LPC1700CMSIS_Examples/]] The beautiful thing is that NXP does not place copyright protection on any of the files in here Only a few modifications are made to make it compile with the mbed online compiler, I fixed some warnings as well. This is untested as of March 20, 2011 Forum post about this library: [[/forum/mbed/topic/2030/]]

Committer:
frank26080115
Date:
Sun Mar 20 18:45:15 2011 +0000
Revision:
0:84d7747641aa

        

Who changed what in which revision?

UserRevisionLine numberNew contents of line
frank26080115 0:84d7747641aa 1 /***********************************************************************//**
frank26080115 0:84d7747641aa 2 * @file lpc17xx_uart.h
frank26080115 0:84d7747641aa 3 * @brief Contains all macro definitions and function prototypes
frank26080115 0:84d7747641aa 4 * support for UART firmware library on LPC17xx
frank26080115 0:84d7747641aa 5 * @version 3.0
frank26080115 0:84d7747641aa 6 * @date 18. June. 2010
frank26080115 0:84d7747641aa 7 * @author NXP MCU SW Application Team
frank26080115 0:84d7747641aa 8 **************************************************************************
frank26080115 0:84d7747641aa 9 * Software that is described herein is for illustrative purposes only
frank26080115 0:84d7747641aa 10 * which provides customers with programming information regarding the
frank26080115 0:84d7747641aa 11 * products. This software is supplied "AS IS" without any warranties.
frank26080115 0:84d7747641aa 12 * NXP Semiconductors assumes no responsibility or liability for the
frank26080115 0:84d7747641aa 13 * use of the software, conveys no license or title under any patent,
frank26080115 0:84d7747641aa 14 * copyright, or mask work right to the product. NXP Semiconductors
frank26080115 0:84d7747641aa 15 * reserves the right to make changes in the software without
frank26080115 0:84d7747641aa 16 * notification. NXP Semiconductors also make no representation or
frank26080115 0:84d7747641aa 17 * warranty that such application will be suitable for the specified
frank26080115 0:84d7747641aa 18 * use without further testing or modification.
frank26080115 0:84d7747641aa 19 **************************************************************************/
frank26080115 0:84d7747641aa 20
frank26080115 0:84d7747641aa 21 /* Peripheral group ----------------------------------------------------------- */
frank26080115 0:84d7747641aa 22 /** @defgroup UART UART
frank26080115 0:84d7747641aa 23 * @ingroup LPC1700CMSIS_FwLib_Drivers
frank26080115 0:84d7747641aa 24 * @{
frank26080115 0:84d7747641aa 25 */
frank26080115 0:84d7747641aa 26
frank26080115 0:84d7747641aa 27 #ifndef __LPC17XX_UART_H
frank26080115 0:84d7747641aa 28 #define __LPC17XX_UART_H
frank26080115 0:84d7747641aa 29
frank26080115 0:84d7747641aa 30 /* Includes ------------------------------------------------------------------- */
frank26080115 0:84d7747641aa 31 #include "LPC17xx.h"
frank26080115 0:84d7747641aa 32 #include "lpc_types.h"
frank26080115 0:84d7747641aa 33
frank26080115 0:84d7747641aa 34
frank26080115 0:84d7747641aa 35 #ifdef __cplusplus
frank26080115 0:84d7747641aa 36 extern "C"
frank26080115 0:84d7747641aa 37 {
frank26080115 0:84d7747641aa 38 #endif
frank26080115 0:84d7747641aa 39
frank26080115 0:84d7747641aa 40 /* Public Macros -------------------------------------------------------------- */
frank26080115 0:84d7747641aa 41 /** @defgroup UART_Public_Macros UART Public Macros
frank26080115 0:84d7747641aa 42 * @{
frank26080115 0:84d7747641aa 43 */
frank26080115 0:84d7747641aa 44
frank26080115 0:84d7747641aa 45 /** UART time-out definitions in case of using Read() and Write function
frank26080115 0:84d7747641aa 46 * with Blocking Flag mode
frank26080115 0:84d7747641aa 47 */
frank26080115 0:84d7747641aa 48 #define UART_BLOCKING_TIMEOUT (0xFFFFFFFFUL)
frank26080115 0:84d7747641aa 49
frank26080115 0:84d7747641aa 50 /**
frank26080115 0:84d7747641aa 51 * @}
frank26080115 0:84d7747641aa 52 */
frank26080115 0:84d7747641aa 53
frank26080115 0:84d7747641aa 54 /* Private Macros ------------------------------------------------------------- */
frank26080115 0:84d7747641aa 55 /** @defgroup UART_Private_Macros UART Private Macros
frank26080115 0:84d7747641aa 56 * @{
frank26080115 0:84d7747641aa 57 */
frank26080115 0:84d7747641aa 58
frank26080115 0:84d7747641aa 59 /* Accepted Error baud rate value (in percent unit) */
frank26080115 0:84d7747641aa 60 #define UART_ACCEPTED_BAUDRATE_ERROR (3) /*!< Acceptable UART baudrate error */
frank26080115 0:84d7747641aa 61
frank26080115 0:84d7747641aa 62
frank26080115 0:84d7747641aa 63 /* --------------------- BIT DEFINITIONS -------------------------------------- */
frank26080115 0:84d7747641aa 64 /*********************************************************************//**
frank26080115 0:84d7747641aa 65 * Macro defines for Macro defines for UARTn Receiver Buffer Register
frank26080115 0:84d7747641aa 66 **********************************************************************/
frank26080115 0:84d7747641aa 67 #define UART_RBR_MASKBIT ((uint8_t)0xFF) /*!< UART Received Buffer mask bit (8 bits) */
frank26080115 0:84d7747641aa 68
frank26080115 0:84d7747641aa 69 /*********************************************************************//**
frank26080115 0:84d7747641aa 70 * Macro defines for Macro defines for UARTn Transmit Holding Register
frank26080115 0:84d7747641aa 71 **********************************************************************/
frank26080115 0:84d7747641aa 72 #define UART_THR_MASKBIT ((uint8_t)0xFF) /*!< UART Transmit Holding mask bit (8 bits) */
frank26080115 0:84d7747641aa 73
frank26080115 0:84d7747641aa 74 /*********************************************************************//**
frank26080115 0:84d7747641aa 75 * Macro defines for Macro defines for UARTn Divisor Latch LSB register
frank26080115 0:84d7747641aa 76 **********************************************************************/
frank26080115 0:84d7747641aa 77 #define UART_LOAD_DLL(div) ((div) & 0xFF) /**< Macro for loading least significant halfs of divisors */
frank26080115 0:84d7747641aa 78 #define UART_DLL_MASKBIT ((uint8_t)0xFF) /*!< Divisor latch LSB bit mask */
frank26080115 0:84d7747641aa 79
frank26080115 0:84d7747641aa 80 /*********************************************************************//**
frank26080115 0:84d7747641aa 81 * Macro defines for Macro defines for UARTn Divisor Latch MSB register
frank26080115 0:84d7747641aa 82 **********************************************************************/
frank26080115 0:84d7747641aa 83 #define UART_DLM_MASKBIT ((uint8_t)0xFF) /*!< Divisor latch MSB bit mask */
frank26080115 0:84d7747641aa 84 #define UART_LOAD_DLM(div) (((div) >> 8) & 0xFF) /**< Macro for loading most significant halfs of divisors */
frank26080115 0:84d7747641aa 85
frank26080115 0:84d7747641aa 86 /*********************************************************************//**
frank26080115 0:84d7747641aa 87 * Macro defines for Macro defines for UART interrupt enable register
frank26080115 0:84d7747641aa 88 **********************************************************************/
frank26080115 0:84d7747641aa 89 #define UART_IER_RBRINT_EN ((uint32_t)(1<<0)) /*!< RBR Interrupt enable*/
frank26080115 0:84d7747641aa 90 #define UART_IER_THREINT_EN ((uint32_t)(1<<1)) /*!< THR Interrupt enable*/
frank26080115 0:84d7747641aa 91 #define UART_IER_RLSINT_EN ((uint32_t)(1<<2)) /*!< RX line status interrupt enable*/
frank26080115 0:84d7747641aa 92 #define UART1_IER_MSINT_EN ((uint32_t)(1<<3)) /*!< Modem status interrupt enable */
frank26080115 0:84d7747641aa 93 #define UART1_IER_CTSINT_EN ((uint32_t)(1<<7)) /*!< CTS1 signal transition interrupt enable */
frank26080115 0:84d7747641aa 94 #define UART_IER_ABEOINT_EN ((uint32_t)(1<<8)) /*!< Enables the end of auto-baud interrupt */
frank26080115 0:84d7747641aa 95 #define UART_IER_ABTOINT_EN ((uint32_t)(1<<9)) /*!< Enables the auto-baud time-out interrupt */
frank26080115 0:84d7747641aa 96 #define UART_IER_BITMASK ((uint32_t)(0x307)) /*!< UART interrupt enable register bit mask */
frank26080115 0:84d7747641aa 97 #define UART1_IER_BITMASK ((uint32_t)(0x38F)) /*!< UART1 interrupt enable register bit mask */
frank26080115 0:84d7747641aa 98
frank26080115 0:84d7747641aa 99 /*********************************************************************//**
frank26080115 0:84d7747641aa 100 * Macro defines for Macro defines for UART interrupt identification register
frank26080115 0:84d7747641aa 101 **********************************************************************/
frank26080115 0:84d7747641aa 102 #define UART_IIR_INTSTAT_PEND ((uint32_t)(1<<0)) /*!<Interrupt Status - Active low */
frank26080115 0:84d7747641aa 103 #define UART_IIR_INTID_RLS ((uint32_t)(3<<1)) /*!<Interrupt identification: Receive line status*/
frank26080115 0:84d7747641aa 104 #define UART_IIR_INTID_RDA ((uint32_t)(2<<1)) /*!<Interrupt identification: Receive data available*/
frank26080115 0:84d7747641aa 105 #define UART_IIR_INTID_CTI ((uint32_t)(6<<1)) /*!<Interrupt identification: Character time-out indicator*/
frank26080115 0:84d7747641aa 106 #define UART_IIR_INTID_THRE ((uint32_t)(1<<1)) /*!<Interrupt identification: THRE interrupt*/
frank26080115 0:84d7747641aa 107 #define UART1_IIR_INTID_MODEM ((uint32_t)(0<<1)) /*!<Interrupt identification: Modem interrupt*/
frank26080115 0:84d7747641aa 108 #define UART_IIR_INTID_MASK ((uint32_t)(7<<1)) /*!<Interrupt identification: Interrupt ID mask */
frank26080115 0:84d7747641aa 109 #define UART_IIR_FIFO_EN ((uint32_t)(3<<6)) /*!<These bits are equivalent to UnFCR[0] */
frank26080115 0:84d7747641aa 110 #define UART_IIR_ABEO_INT ((uint32_t)(1<<8)) /*!< End of auto-baud interrupt */
frank26080115 0:84d7747641aa 111 #define UART_IIR_ABTO_INT ((uint32_t)(1<<9)) /*!< Auto-baud time-out interrupt */
frank26080115 0:84d7747641aa 112 #define UART_IIR_BITMASK ((uint32_t)(0x3CF)) /*!< UART interrupt identification register bit mask */
frank26080115 0:84d7747641aa 113
frank26080115 0:84d7747641aa 114 /*********************************************************************//**
frank26080115 0:84d7747641aa 115 * Macro defines for Macro defines for UART FIFO control register
frank26080115 0:84d7747641aa 116 **********************************************************************/
frank26080115 0:84d7747641aa 117 #define UART_FCR_FIFO_EN ((uint8_t)(1<<0)) /*!< UART FIFO enable */
frank26080115 0:84d7747641aa 118 #define UART_FCR_RX_RS ((uint8_t)(1<<1)) /*!< UART FIFO RX reset */
frank26080115 0:84d7747641aa 119 #define UART_FCR_TX_RS ((uint8_t)(1<<2)) /*!< UART FIFO TX reset */
frank26080115 0:84d7747641aa 120 #define UART_FCR_DMAMODE_SEL ((uint8_t)(1<<3)) /*!< UART DMA mode selection */
frank26080115 0:84d7747641aa 121 #define UART_FCR_TRG_LEV0 ((uint8_t)(0)) /*!< UART FIFO trigger level 0: 1 character */
frank26080115 0:84d7747641aa 122 #define UART_FCR_TRG_LEV1 ((uint8_t)(1<<6)) /*!< UART FIFO trigger level 1: 4 character */
frank26080115 0:84d7747641aa 123 #define UART_FCR_TRG_LEV2 ((uint8_t)(2<<6)) /*!< UART FIFO trigger level 2: 8 character */
frank26080115 0:84d7747641aa 124 #define UART_FCR_TRG_LEV3 ((uint8_t)(3<<6)) /*!< UART FIFO trigger level 3: 14 character */
frank26080115 0:84d7747641aa 125 #define UART_FCR_BITMASK ((uint8_t)(0xCF)) /*!< UART FIFO control bit mask */
frank26080115 0:84d7747641aa 126 #define UART_TX_FIFO_SIZE (16)
frank26080115 0:84d7747641aa 127
frank26080115 0:84d7747641aa 128 /*********************************************************************//**
frank26080115 0:84d7747641aa 129 * Macro defines for Macro defines for UART line control register
frank26080115 0:84d7747641aa 130 **********************************************************************/
frank26080115 0:84d7747641aa 131 #define UART_LCR_WLEN5 ((uint8_t)(0)) /*!< UART 5 bit data mode */
frank26080115 0:84d7747641aa 132 #define UART_LCR_WLEN6 ((uint8_t)(1<<0)) /*!< UART 6 bit data mode */
frank26080115 0:84d7747641aa 133 #define UART_LCR_WLEN7 ((uint8_t)(2<<0)) /*!< UART 7 bit data mode */
frank26080115 0:84d7747641aa 134 #define UART_LCR_WLEN8 ((uint8_t)(3<<0)) /*!< UART 8 bit data mode */
frank26080115 0:84d7747641aa 135 #define UART_LCR_STOPBIT_SEL ((uint8_t)(1<<2)) /*!< UART Two Stop Bits Select */
frank26080115 0:84d7747641aa 136 #define UART_LCR_PARITY_EN ((uint8_t)(1<<3)) /*!< UART Parity Enable */
frank26080115 0:84d7747641aa 137 #define UART_LCR_PARITY_ODD ((uint8_t)(0)) /*!< UART Odd Parity Select */
frank26080115 0:84d7747641aa 138 #define UART_LCR_PARITY_EVEN ((uint8_t)(1<<4)) /*!< UART Even Parity Select */
frank26080115 0:84d7747641aa 139 #define UART_LCR_PARITY_F_1 ((uint8_t)(2<<4)) /*!< UART force 1 stick parity */
frank26080115 0:84d7747641aa 140 #define UART_LCR_PARITY_F_0 ((uint8_t)(3<<4)) /*!< UART force 0 stick parity */
frank26080115 0:84d7747641aa 141 #define UART_LCR_BREAK_EN ((uint8_t)(1<<6)) /*!< UART Transmission Break enable */
frank26080115 0:84d7747641aa 142 #define UART_LCR_DLAB_EN ((uint8_t)(1<<7)) /*!< UART Divisor Latches Access bit enable */
frank26080115 0:84d7747641aa 143 #define UART_LCR_BITMASK ((uint8_t)(0xFF)) /*!< UART line control bit mask */
frank26080115 0:84d7747641aa 144
frank26080115 0:84d7747641aa 145 /*********************************************************************//**
frank26080115 0:84d7747641aa 146 * Macro defines for Macro defines for UART1 Modem Control Register
frank26080115 0:84d7747641aa 147 **********************************************************************/
frank26080115 0:84d7747641aa 148 #define UART1_MCR_DTR_CTRL ((uint8_t)(1<<0)) /*!< Source for modem output pin DTR */
frank26080115 0:84d7747641aa 149 #define UART1_MCR_RTS_CTRL ((uint8_t)(1<<1)) /*!< Source for modem output pin RTS */
frank26080115 0:84d7747641aa 150 #define UART1_MCR_LOOPB_EN ((uint8_t)(1<<4)) /*!< Loop back mode select */
frank26080115 0:84d7747641aa 151 #define UART1_MCR_AUTO_RTS_EN ((uint8_t)(1<<6)) /*!< Enable Auto RTS flow-control */
frank26080115 0:84d7747641aa 152 #define UART1_MCR_AUTO_CTS_EN ((uint8_t)(1<<7)) /*!< Enable Auto CTS flow-control */
frank26080115 0:84d7747641aa 153 #define UART1_MCR_BITMASK ((uint8_t)(0x0F3)) /*!< UART1 bit mask value */
frank26080115 0:84d7747641aa 154
frank26080115 0:84d7747641aa 155 /*********************************************************************//**
frank26080115 0:84d7747641aa 156 * Macro defines for Macro defines for UART line status register
frank26080115 0:84d7747641aa 157 **********************************************************************/
frank26080115 0:84d7747641aa 158 #define UART_LSR_RDR ((uint8_t)(1<<0)) /*!<Line status register: Receive data ready*/
frank26080115 0:84d7747641aa 159 #define UART_LSR_OE ((uint8_t)(1<<1)) /*!<Line status register: Overrun error*/
frank26080115 0:84d7747641aa 160 #define UART_LSR_PE ((uint8_t)(1<<2)) /*!<Line status register: Parity error*/
frank26080115 0:84d7747641aa 161 #define UART_LSR_FE ((uint8_t)(1<<3)) /*!<Line status register: Framing error*/
frank26080115 0:84d7747641aa 162 #define UART_LSR_BI ((uint8_t)(1<<4)) /*!<Line status register: Break interrupt*/
frank26080115 0:84d7747641aa 163 #define UART_LSR_THRE ((uint8_t)(1<<5)) /*!<Line status register: Transmit holding register empty*/
frank26080115 0:84d7747641aa 164 #define UART_LSR_TEMT ((uint8_t)(1<<6)) /*!<Line status register: Transmitter empty*/
frank26080115 0:84d7747641aa 165 #define UART_LSR_RXFE ((uint8_t)(1<<7)) /*!<Error in RX FIFO*/
frank26080115 0:84d7747641aa 166 #define UART_LSR_BITMASK ((uint8_t)(0xFF)) /*!<UART Line status bit mask */
frank26080115 0:84d7747641aa 167
frank26080115 0:84d7747641aa 168 /*********************************************************************//**
frank26080115 0:84d7747641aa 169 * Macro defines for Macro defines for UART Modem (UART1 only) status register
frank26080115 0:84d7747641aa 170 **********************************************************************/
frank26080115 0:84d7747641aa 171 #define UART1_MSR_DELTA_CTS ((uint8_t)(1<<0)) /*!< Set upon state change of input CTS */
frank26080115 0:84d7747641aa 172 #define UART1_MSR_DELTA_DSR ((uint8_t)(1<<1)) /*!< Set upon state change of input DSR */
frank26080115 0:84d7747641aa 173 #define UART1_MSR_LO2HI_RI ((uint8_t)(1<<2)) /*!< Set upon low to high transition of input RI */
frank26080115 0:84d7747641aa 174 #define UART1_MSR_DELTA_DCD ((uint8_t)(1<<3)) /*!< Set upon state change of input DCD */
frank26080115 0:84d7747641aa 175 #define UART1_MSR_CTS ((uint8_t)(1<<4)) /*!< Clear To Send State */
frank26080115 0:84d7747641aa 176 #define UART1_MSR_DSR ((uint8_t)(1<<5)) /*!< Data Set Ready State */
frank26080115 0:84d7747641aa 177 #define UART1_MSR_RI ((uint8_t)(1<<6)) /*!< Ring Indicator State */
frank26080115 0:84d7747641aa 178 #define UART1_MSR_DCD ((uint8_t)(1<<7)) /*!< Data Carrier Detect State */
frank26080115 0:84d7747641aa 179 #define UART1_MSR_BITMASK ((uint8_t)(0xFF)) /*!< MSR register bit-mask value */
frank26080115 0:84d7747641aa 180
frank26080115 0:84d7747641aa 181 /*********************************************************************//**
frank26080115 0:84d7747641aa 182 * Macro defines for Macro defines for UART Scratch Pad Register
frank26080115 0:84d7747641aa 183 **********************************************************************/
frank26080115 0:84d7747641aa 184 #define UART_SCR_BIMASK ((uint8_t)(0xFF)) /*!< UART Scratch Pad bit mask */
frank26080115 0:84d7747641aa 185
frank26080115 0:84d7747641aa 186 /*********************************************************************//**
frank26080115 0:84d7747641aa 187 * Macro defines for Macro defines for UART Auto baudrate control register
frank26080115 0:84d7747641aa 188 **********************************************************************/
frank26080115 0:84d7747641aa 189 #define UART_ACR_START ((uint32_t)(1<<0)) /**< UART Auto-baud start */
frank26080115 0:84d7747641aa 190 #define UART_ACR_MODE ((uint32_t)(1<<1)) /**< UART Auto baudrate Mode 1 */
frank26080115 0:84d7747641aa 191 #define UART_ACR_AUTO_RESTART ((uint32_t)(1<<2)) /**< UART Auto baudrate restart */
frank26080115 0:84d7747641aa 192 #define UART_ACR_ABEOINT_CLR ((uint32_t)(1<<8)) /**< UART End of auto-baud interrupt clear */
frank26080115 0:84d7747641aa 193 #define UART_ACR_ABTOINT_CLR ((uint32_t)(1<<9)) /**< UART Auto-baud time-out interrupt clear */
frank26080115 0:84d7747641aa 194 #define UART_ACR_BITMASK ((uint32_t)(0x307)) /**< UART Auto Baudrate register bit mask */
frank26080115 0:84d7747641aa 195
frank26080115 0:84d7747641aa 196 /*********************************************************************//**
frank26080115 0:84d7747641aa 197 * Macro defines for Macro defines for UART IrDA control register
frank26080115 0:84d7747641aa 198 **********************************************************************/
frank26080115 0:84d7747641aa 199 #define UART_ICR_IRDAEN ((uint32_t)(1<<0)) /**< IrDA mode enable */
frank26080115 0:84d7747641aa 200 #define UART_ICR_IRDAINV ((uint32_t)(1<<1)) /**< IrDA serial input inverted */
frank26080115 0:84d7747641aa 201 #define UART_ICR_FIXPULSE_EN ((uint32_t)(1<<2)) /**< IrDA fixed pulse width mode */
frank26080115 0:84d7747641aa 202 #define UART_ICR_PULSEDIV(n) ((uint32_t)((n&0x07)<<3)) /**< PulseDiv - Configures the pulse when FixPulseEn = 1 */
frank26080115 0:84d7747641aa 203 #define UART_ICR_BITMASK ((uint32_t)(0x3F)) /*!< UART IRDA bit mask */
frank26080115 0:84d7747641aa 204
frank26080115 0:84d7747641aa 205 /*********************************************************************//**
frank26080115 0:84d7747641aa 206 * Macro defines for Macro defines for UART Fractional divider register
frank26080115 0:84d7747641aa 207 **********************************************************************/
frank26080115 0:84d7747641aa 208 #define UART_FDR_DIVADDVAL(n) ((uint32_t)(n&0x0F)) /**< Baud-rate generation pre-scaler divisor */
frank26080115 0:84d7747641aa 209 #define UART_FDR_MULVAL(n) ((uint32_t)((n<<4)&0xF0)) /**< Baud-rate pre-scaler multiplier value */
frank26080115 0:84d7747641aa 210 #define UART_FDR_BITMASK ((uint32_t)(0xFF)) /**< UART Fractional Divider register bit mask */
frank26080115 0:84d7747641aa 211
frank26080115 0:84d7747641aa 212 /*********************************************************************//**
frank26080115 0:84d7747641aa 213 * Macro defines for Macro defines for UART Tx Enable register
frank26080115 0:84d7747641aa 214 **********************************************************************/
frank26080115 0:84d7747641aa 215 #define UART_TER_TXEN ((uint8_t)(1<<7)) /*!< Transmit enable bit */
frank26080115 0:84d7747641aa 216 #define UART_TER_BITMASK ((uint8_t)(0x80)) /**< UART Transmit Enable Register bit mask */
frank26080115 0:84d7747641aa 217
frank26080115 0:84d7747641aa 218 /*********************************************************************//**
frank26080115 0:84d7747641aa 219 * Macro defines for Macro defines for UART1 RS485 Control register
frank26080115 0:84d7747641aa 220 **********************************************************************/
frank26080115 0:84d7747641aa 221 #define UART1_RS485CTRL_NMM_EN ((uint32_t)(1<<0)) /*!< RS-485/EIA-485 Normal Multi-drop Mode (NMM)
frank26080115 0:84d7747641aa 222 is disabled */
frank26080115 0:84d7747641aa 223 #define UART1_RS485CTRL_RX_DIS ((uint32_t)(1<<1)) /*!< The receiver is disabled */
frank26080115 0:84d7747641aa 224 #define UART1_RS485CTRL_AADEN ((uint32_t)(1<<2)) /*!< Auto Address Detect (AAD) is enabled */
frank26080115 0:84d7747641aa 225 #define UART1_RS485CTRL_SEL_DTR ((uint32_t)(1<<3)) /*!< If direction control is enabled
frank26080115 0:84d7747641aa 226 (bit DCTRL = 1), pin DTR is used for direction control */
frank26080115 0:84d7747641aa 227 #define UART1_RS485CTRL_DCTRL_EN ((uint32_t)(1<<4)) /*!< Enable Auto Direction Control */
frank26080115 0:84d7747641aa 228 #define UART1_RS485CTRL_OINV_1 ((uint32_t)(1<<5)) /*!< This bit reverses the polarity of the direction
frank26080115 0:84d7747641aa 229 control signal on the RTS (or DTR) pin. The direction control pin
frank26080115 0:84d7747641aa 230 will be driven to logic "1" when the transmitter has data to be sent */
frank26080115 0:84d7747641aa 231 #define UART1_RS485CTRL_BITMASK ((uint32_t)(0x3F)) /**< RS485 control bit-mask value */
frank26080115 0:84d7747641aa 232
frank26080115 0:84d7747641aa 233 /*********************************************************************//**
frank26080115 0:84d7747641aa 234 * Macro defines for Macro defines for UART1 RS-485 Address Match register
frank26080115 0:84d7747641aa 235 **********************************************************************/
frank26080115 0:84d7747641aa 236 #define UART1_RS485ADRMATCH_BITMASK ((uint8_t)(0xFF)) /**< Bit mask value */
frank26080115 0:84d7747641aa 237
frank26080115 0:84d7747641aa 238 /*********************************************************************//**
frank26080115 0:84d7747641aa 239 * Macro defines for Macro defines for UART1 RS-485 Delay value register
frank26080115 0:84d7747641aa 240 **********************************************************************/
frank26080115 0:84d7747641aa 241 /* Macro defines for UART1 RS-485 Delay value register */
frank26080115 0:84d7747641aa 242 #define UART1_RS485DLY_BITMASK ((uint8_t)(0xFF)) /** Bit mask value */
frank26080115 0:84d7747641aa 243
frank26080115 0:84d7747641aa 244 /*********************************************************************//**
frank26080115 0:84d7747641aa 245 * Macro defines for Macro defines for UART FIFO Level register
frank26080115 0:84d7747641aa 246 **********************************************************************/
frank26080115 0:84d7747641aa 247 #define UART_FIFOLVL_RXFIFOLVL(n) ((uint32_t)(n&0x0F)) /**< Reflects the current level of the UART receiver FIFO */
frank26080115 0:84d7747641aa 248 #define UART_FIFOLVL_TXFIFOLVL(n) ((uint32_t)((n>>8)&0x0F)) /**< Reflects the current level of the UART transmitter FIFO */
frank26080115 0:84d7747641aa 249 #define UART_FIFOLVL_BITMASK ((uint32_t)(0x0F0F)) /**< UART FIFO Level Register bit mask */
frank26080115 0:84d7747641aa 250
frank26080115 0:84d7747641aa 251
frank26080115 0:84d7747641aa 252 /* ---------------- CHECK PARAMETER DEFINITIONS ---------------------------- */
frank26080115 0:84d7747641aa 253
frank26080115 0:84d7747641aa 254 /** Macro to check the input UART_DATABIT parameters */
frank26080115 0:84d7747641aa 255 #define PARAM_UART_DATABIT(databit) ((databit==UART_DATABIT_5) || (databit==UART_DATABIT_6)\
frank26080115 0:84d7747641aa 256 || (databit==UART_DATABIT_7) || (databit==UART_DATABIT_8))
frank26080115 0:84d7747641aa 257
frank26080115 0:84d7747641aa 258 /** Macro to check the input UART_STOPBIT parameters */
frank26080115 0:84d7747641aa 259 #define PARAM_UART_STOPBIT(stopbit) ((stopbit==UART_STOPBIT_1) || (stopbit==UART_STOPBIT_2))
frank26080115 0:84d7747641aa 260
frank26080115 0:84d7747641aa 261 /** Macro to check the input UART_PARITY parameters */
frank26080115 0:84d7747641aa 262 #define PARAM_UART_PARITY(parity) ((parity==UART_PARITY_NONE) || (parity==UART_PARITY_ODD) \
frank26080115 0:84d7747641aa 263 || (parity==UART_PARITY_EVEN) || (parity==UART_PARITY_SP_1) \
frank26080115 0:84d7747641aa 264 || (parity==UART_PARITY_SP_0))
frank26080115 0:84d7747641aa 265
frank26080115 0:84d7747641aa 266 /** Macro to check the input UART_FIFO parameters */
frank26080115 0:84d7747641aa 267 #define PARAM_UART_FIFO_LEVEL(fifo) ((fifo==UART_FIFO_TRGLEV0) \
frank26080115 0:84d7747641aa 268 || (fifo==UART_FIFO_TRGLEV1) || (fifo==UART_FIFO_TRGLEV2) \
frank26080115 0:84d7747641aa 269 || (fifo==UART_FIFO_TRGLEV3))
frank26080115 0:84d7747641aa 270
frank26080115 0:84d7747641aa 271 /** Macro to check the input UART_INTCFG parameters */
frank26080115 0:84d7747641aa 272 #define PARAM_UART_INTCFG(IntCfg) ((IntCfg==UART_INTCFG_RBR) || (IntCfg==UART_INTCFG_THRE) \
frank26080115 0:84d7747641aa 273 || (IntCfg==UART_INTCFG_RLS) || (IntCfg==UART_INTCFG_ABEO) \
frank26080115 0:84d7747641aa 274 || (IntCfg==UART_INTCFG_ABTO))
frank26080115 0:84d7747641aa 275
frank26080115 0:84d7747641aa 276 /** Macro to check the input UART1_INTCFG parameters - expansion input parameter for UART1 */
frank26080115 0:84d7747641aa 277 #define PARAM_UART1_INTCFG(IntCfg) ((IntCfg==UART1_INTCFG_MS) || (IntCfg==UART1_INTCFG_CTS))
frank26080115 0:84d7747641aa 278
frank26080115 0:84d7747641aa 279 /** Macro to check the input UART_AUTOBAUD_MODE parameters */
frank26080115 0:84d7747641aa 280 #define PARAM_UART_AUTOBAUD_MODE(ABmode) ((ABmode==UART_AUTOBAUD_MODE0) || (ABmode==UART_AUTOBAUD_MODE1))
frank26080115 0:84d7747641aa 281
frank26080115 0:84d7747641aa 282 /** Macro to check the input UART_AUTOBAUD_INTSTAT parameters */
frank26080115 0:84d7747641aa 283 #define PARAM_UART_AUTOBAUD_INTSTAT(ABIntStat) ((ABIntStat==UART_AUTOBAUD_INTSTAT_ABEO) || \
frank26080115 0:84d7747641aa 284 (ABIntStat==UART_AUTOBAUD_INTSTAT_ABTO))
frank26080115 0:84d7747641aa 285
frank26080115 0:84d7747641aa 286 /** Macro to check the input UART_IrDA_PULSEDIV parameters */
frank26080115 0:84d7747641aa 287 #define PARAM_UART_IrDA_PULSEDIV(PulseDiv) ((PulseDiv==UART_IrDA_PULSEDIV2) || (PulseDiv==UART_IrDA_PULSEDIV4) \
frank26080115 0:84d7747641aa 288 || (PulseDiv==UART_IrDA_PULSEDIV8) || (PulseDiv==UART_IrDA_PULSEDIV16) \
frank26080115 0:84d7747641aa 289 || (PulseDiv==UART_IrDA_PULSEDIV32) || (PulseDiv==UART_IrDA_PULSEDIV64) \
frank26080115 0:84d7747641aa 290 || (PulseDiv==UART_IrDA_PULSEDIV128) || (PulseDiv==UART_IrDA_PULSEDIV256))
frank26080115 0:84d7747641aa 291
frank26080115 0:84d7747641aa 292 /* Macro to check the input UART1_SignalState parameters */
frank26080115 0:84d7747641aa 293 #define PARAM_UART1_SIGNALSTATE(x) ((x==INACTIVE) || (x==ACTIVE))
frank26080115 0:84d7747641aa 294
frank26080115 0:84d7747641aa 295 /** Macro to check the input PARAM_UART1_MODEM_PIN parameters */
frank26080115 0:84d7747641aa 296 #define PARAM_UART1_MODEM_PIN(x) ((x==UART1_MODEM_PIN_DTR) || (x==UART1_MODEM_PIN_RTS))
frank26080115 0:84d7747641aa 297
frank26080115 0:84d7747641aa 298 /** Macro to check the input PARAM_UART1_MODEM_MODE parameters */
frank26080115 0:84d7747641aa 299 #define PARAM_UART1_MODEM_MODE(x) ((x==UART1_MODEM_MODE_LOOPBACK) || (x==UART1_MODEM_MODE_AUTO_RTS) \
frank26080115 0:84d7747641aa 300 || (x==UART1_MODEM_MODE_AUTO_CTS))
frank26080115 0:84d7747641aa 301
frank26080115 0:84d7747641aa 302 /** Macro to check the direction control pin type */
frank26080115 0:84d7747641aa 303 #define PARAM_UART_RS485_DIRCTRL_PIN(x) ((x==UART1_RS485_DIRCTRL_RTS) || (x==UART1_RS485_DIRCTRL_DTR))
frank26080115 0:84d7747641aa 304
frank26080115 0:84d7747641aa 305 /* Macro to determine if it is valid UART port number */
frank26080115 0:84d7747641aa 306 #define PARAM_UARTx(x) ((((uint32_t *)x)==((uint32_t *)LPC_UART0)) \
frank26080115 0:84d7747641aa 307 || (((uint32_t *)x)==((uint32_t *)LPC_UART1)) \
frank26080115 0:84d7747641aa 308 || (((uint32_t *)x)==((uint32_t *)LPC_UART2)) \
frank26080115 0:84d7747641aa 309 || (((uint32_t *)x)==((uint32_t *)LPC_UART3)))
frank26080115 0:84d7747641aa 310 #define PARAM_UART_IrDA(x) (((uint32_t *)x)==((uint32_t *)LPC_UART3))
frank26080115 0:84d7747641aa 311 #define PARAM_UART1_MODEM(x) (((uint32_t *)x)==((uint32_t *)LPC_UART1))
frank26080115 0:84d7747641aa 312
frank26080115 0:84d7747641aa 313 /** Macro to check the input value for UART1_RS485_CFG_MATCHADDRVALUE parameter */
frank26080115 0:84d7747641aa 314 #define PARAM_UART1_RS485_CFG_MATCHADDRVALUE(x) ((x<0xFF))
frank26080115 0:84d7747641aa 315
frank26080115 0:84d7747641aa 316 /** Macro to check the input value for UART1_RS485_CFG_DELAYVALUE parameter */
frank26080115 0:84d7747641aa 317 #define PARAM_UART1_RS485_CFG_DELAYVALUE(x) ((x<0xFF))
frank26080115 0:84d7747641aa 318
frank26080115 0:84d7747641aa 319 /**
frank26080115 0:84d7747641aa 320 * @}
frank26080115 0:84d7747641aa 321 */
frank26080115 0:84d7747641aa 322
frank26080115 0:84d7747641aa 323
frank26080115 0:84d7747641aa 324 /* Public Types --------------------------------------------------------------- */
frank26080115 0:84d7747641aa 325 /** @defgroup UART_Public_Types UART Public Types
frank26080115 0:84d7747641aa 326 * @{
frank26080115 0:84d7747641aa 327 */
frank26080115 0:84d7747641aa 328
frank26080115 0:84d7747641aa 329 /**
frank26080115 0:84d7747641aa 330 * @brief UART Databit type definitions
frank26080115 0:84d7747641aa 331 */
frank26080115 0:84d7747641aa 332 typedef enum {
frank26080115 0:84d7747641aa 333 UART_DATABIT_5 = 0, /*!< UART 5 bit data mode */
frank26080115 0:84d7747641aa 334 UART_DATABIT_6, /*!< UART 6 bit data mode */
frank26080115 0:84d7747641aa 335 UART_DATABIT_7, /*!< UART 7 bit data mode */
frank26080115 0:84d7747641aa 336 UART_DATABIT_8 /*!< UART 8 bit data mode */
frank26080115 0:84d7747641aa 337 } UART_DATABIT_Type;
frank26080115 0:84d7747641aa 338
frank26080115 0:84d7747641aa 339 /**
frank26080115 0:84d7747641aa 340 * @brief UART Stop bit type definitions
frank26080115 0:84d7747641aa 341 */
frank26080115 0:84d7747641aa 342 typedef enum {
frank26080115 0:84d7747641aa 343 UART_STOPBIT_1 = (0), /*!< UART 1 Stop Bits Select */
frank26080115 0:84d7747641aa 344 UART_STOPBIT_2, /*!< UART Two Stop Bits Select */
frank26080115 0:84d7747641aa 345 } UART_STOPBIT_Type;
frank26080115 0:84d7747641aa 346
frank26080115 0:84d7747641aa 347 /**
frank26080115 0:84d7747641aa 348 * @brief UART Parity type definitions
frank26080115 0:84d7747641aa 349 */
frank26080115 0:84d7747641aa 350 typedef enum {
frank26080115 0:84d7747641aa 351 UART_PARITY_NONE = 0, /*!< No parity */
frank26080115 0:84d7747641aa 352 UART_PARITY_ODD, /*!< Odd parity */
frank26080115 0:84d7747641aa 353 UART_PARITY_EVEN, /*!< Even parity */
frank26080115 0:84d7747641aa 354 UART_PARITY_SP_1, /*!< Forced "1" stick parity */
frank26080115 0:84d7747641aa 355 UART_PARITY_SP_0 /*!< Forced "0" stick parity */
frank26080115 0:84d7747641aa 356 } UART_PARITY_Type;
frank26080115 0:84d7747641aa 357
frank26080115 0:84d7747641aa 358 /**
frank26080115 0:84d7747641aa 359 * @brief FIFO Level type definitions
frank26080115 0:84d7747641aa 360 */
frank26080115 0:84d7747641aa 361 typedef enum {
frank26080115 0:84d7747641aa 362 UART_FIFO_TRGLEV0 = 0, /*!< UART FIFO trigger level 0: 1 character */
frank26080115 0:84d7747641aa 363 UART_FIFO_TRGLEV1, /*!< UART FIFO trigger level 1: 4 character */
frank26080115 0:84d7747641aa 364 UART_FIFO_TRGLEV2, /*!< UART FIFO trigger level 2: 8 character */
frank26080115 0:84d7747641aa 365 UART_FIFO_TRGLEV3 /*!< UART FIFO trigger level 3: 14 character */
frank26080115 0:84d7747641aa 366 } UART_FITO_LEVEL_Type;
frank26080115 0:84d7747641aa 367
frank26080115 0:84d7747641aa 368 /********************************************************************//**
frank26080115 0:84d7747641aa 369 * @brief UART Interrupt Type definitions
frank26080115 0:84d7747641aa 370 **********************************************************************/
frank26080115 0:84d7747641aa 371 typedef enum {
frank26080115 0:84d7747641aa 372 UART_INTCFG_RBR = 0, /*!< RBR Interrupt enable*/
frank26080115 0:84d7747641aa 373 UART_INTCFG_THRE, /*!< THR Interrupt enable*/
frank26080115 0:84d7747641aa 374 UART_INTCFG_RLS, /*!< RX line status interrupt enable*/
frank26080115 0:84d7747641aa 375 UART1_INTCFG_MS, /*!< Modem status interrupt enable (UART1 only) */
frank26080115 0:84d7747641aa 376 UART1_INTCFG_CTS, /*!< CTS1 signal transition interrupt enable (UART1 only) */
frank26080115 0:84d7747641aa 377 UART_INTCFG_ABEO, /*!< Enables the end of auto-baud interrupt */
frank26080115 0:84d7747641aa 378 UART_INTCFG_ABTO /*!< Enables the auto-baud time-out interrupt */
frank26080115 0:84d7747641aa 379 } UART_INT_Type;
frank26080115 0:84d7747641aa 380
frank26080115 0:84d7747641aa 381 /**
frank26080115 0:84d7747641aa 382 * @brief UART Line Status Type definition
frank26080115 0:84d7747641aa 383 */
frank26080115 0:84d7747641aa 384 typedef enum {
frank26080115 0:84d7747641aa 385 UART_LINESTAT_RDR = UART_LSR_RDR, /*!<Line status register: Receive data ready*/
frank26080115 0:84d7747641aa 386 UART_LINESTAT_OE = UART_LSR_OE, /*!<Line status register: Overrun error*/
frank26080115 0:84d7747641aa 387 UART_LINESTAT_PE = UART_LSR_PE, /*!<Line status register: Parity error*/
frank26080115 0:84d7747641aa 388 UART_LINESTAT_FE = UART_LSR_FE, /*!<Line status register: Framing error*/
frank26080115 0:84d7747641aa 389 UART_LINESTAT_BI = UART_LSR_BI, /*!<Line status register: Break interrupt*/
frank26080115 0:84d7747641aa 390 UART_LINESTAT_THRE = UART_LSR_THRE, /*!<Line status register: Transmit holding register empty*/
frank26080115 0:84d7747641aa 391 UART_LINESTAT_TEMT = UART_LSR_TEMT, /*!<Line status register: Transmitter empty*/
frank26080115 0:84d7747641aa 392 UART_LINESTAT_RXFE = UART_LSR_RXFE /*!<Error in RX FIFO*/
frank26080115 0:84d7747641aa 393 } UART_LS_Type;
frank26080115 0:84d7747641aa 394
frank26080115 0:84d7747641aa 395 /**
frank26080115 0:84d7747641aa 396 * @brief UART Auto-baudrate mode type definition
frank26080115 0:84d7747641aa 397 */
frank26080115 0:84d7747641aa 398 typedef enum {
frank26080115 0:84d7747641aa 399 UART_AUTOBAUD_MODE0 = 0, /**< UART Auto baudrate Mode 0 */
frank26080115 0:84d7747641aa 400 UART_AUTOBAUD_MODE1, /**< UART Auto baudrate Mode 1 */
frank26080115 0:84d7747641aa 401 } UART_AB_MODE_Type;
frank26080115 0:84d7747641aa 402
frank26080115 0:84d7747641aa 403 /**
frank26080115 0:84d7747641aa 404 * @brief Auto Baudrate mode configuration type definition
frank26080115 0:84d7747641aa 405 */
frank26080115 0:84d7747641aa 406 typedef struct {
frank26080115 0:84d7747641aa 407 UART_AB_MODE_Type ABMode; /**< Autobaudrate mode */
frank26080115 0:84d7747641aa 408 FunctionalState AutoRestart; /**< Auto Restart state */
frank26080115 0:84d7747641aa 409 } UART_AB_CFG_Type;
frank26080115 0:84d7747641aa 410
frank26080115 0:84d7747641aa 411 /**
frank26080115 0:84d7747641aa 412 * @brief UART End of Auto-baudrate type definition
frank26080115 0:84d7747641aa 413 */
frank26080115 0:84d7747641aa 414 typedef enum {
frank26080115 0:84d7747641aa 415 UART_AUTOBAUD_INTSTAT_ABEO = UART_IIR_ABEO_INT, /**< UART End of auto-baud interrupt */
frank26080115 0:84d7747641aa 416 UART_AUTOBAUD_INTSTAT_ABTO = UART_IIR_ABTO_INT /**< UART Auto-baud time-out interrupt */
frank26080115 0:84d7747641aa 417 }UART_ABEO_Type;
frank26080115 0:84d7747641aa 418
frank26080115 0:84d7747641aa 419 /**
frank26080115 0:84d7747641aa 420 * UART IrDA Control type Definition
frank26080115 0:84d7747641aa 421 */
frank26080115 0:84d7747641aa 422 typedef enum {
frank26080115 0:84d7747641aa 423 UART_IrDA_PULSEDIV2 = 0, /**< Pulse width = 2 * Tpclk
frank26080115 0:84d7747641aa 424 - Configures the pulse when FixPulseEn = 1 */
frank26080115 0:84d7747641aa 425 UART_IrDA_PULSEDIV4, /**< Pulse width = 4 * Tpclk
frank26080115 0:84d7747641aa 426 - Configures the pulse when FixPulseEn = 1 */
frank26080115 0:84d7747641aa 427 UART_IrDA_PULSEDIV8, /**< Pulse width = 8 * Tpclk
frank26080115 0:84d7747641aa 428 - Configures the pulse when FixPulseEn = 1 */
frank26080115 0:84d7747641aa 429 UART_IrDA_PULSEDIV16, /**< Pulse width = 16 * Tpclk
frank26080115 0:84d7747641aa 430 - Configures the pulse when FixPulseEn = 1 */
frank26080115 0:84d7747641aa 431 UART_IrDA_PULSEDIV32, /**< Pulse width = 32 * Tpclk
frank26080115 0:84d7747641aa 432 - Configures the pulse when FixPulseEn = 1 */
frank26080115 0:84d7747641aa 433 UART_IrDA_PULSEDIV64, /**< Pulse width = 64 * Tpclk
frank26080115 0:84d7747641aa 434 - Configures the pulse when FixPulseEn = 1 */
frank26080115 0:84d7747641aa 435 UART_IrDA_PULSEDIV128, /**< Pulse width = 128 * Tpclk
frank26080115 0:84d7747641aa 436 - Configures the pulse when FixPulseEn = 1 */
frank26080115 0:84d7747641aa 437 UART_IrDA_PULSEDIV256 /**< Pulse width = 256 * Tpclk
frank26080115 0:84d7747641aa 438 - Configures the pulse when FixPulseEn = 1 */
frank26080115 0:84d7747641aa 439 } UART_IrDA_PULSE_Type;
frank26080115 0:84d7747641aa 440
frank26080115 0:84d7747641aa 441 /********************************************************************//**
frank26080115 0:84d7747641aa 442 * @brief UART1 Full modem - Signal states definition
frank26080115 0:84d7747641aa 443 **********************************************************************/
frank26080115 0:84d7747641aa 444 typedef enum {
frank26080115 0:84d7747641aa 445 INACTIVE = 0, /* In-active state */
frank26080115 0:84d7747641aa 446 ACTIVE = !INACTIVE /* Active state */
frank26080115 0:84d7747641aa 447 }UART1_SignalState;
frank26080115 0:84d7747641aa 448
frank26080115 0:84d7747641aa 449 /**
frank26080115 0:84d7747641aa 450 * @brief UART modem status type definition
frank26080115 0:84d7747641aa 451 */
frank26080115 0:84d7747641aa 452 typedef enum {
frank26080115 0:84d7747641aa 453 UART1_MODEM_STAT_DELTA_CTS = UART1_MSR_DELTA_CTS, /*!< Set upon state change of input CTS */
frank26080115 0:84d7747641aa 454 UART1_MODEM_STAT_DELTA_DSR = UART1_MSR_DELTA_DSR, /*!< Set upon state change of input DSR */
frank26080115 0:84d7747641aa 455 UART1_MODEM_STAT_LO2HI_RI = UART1_MSR_LO2HI_RI, /*!< Set upon low to high transition of input RI */
frank26080115 0:84d7747641aa 456 UART1_MODEM_STAT_DELTA_DCD = UART1_MSR_DELTA_DCD, /*!< Set upon state change of input DCD */
frank26080115 0:84d7747641aa 457 UART1_MODEM_STAT_CTS = UART1_MSR_CTS, /*!< Clear To Send State */
frank26080115 0:84d7747641aa 458 UART1_MODEM_STAT_DSR = UART1_MSR_DSR, /*!< Data Set Ready State */
frank26080115 0:84d7747641aa 459 UART1_MODEM_STAT_RI = UART1_MSR_RI, /*!< Ring Indicator State */
frank26080115 0:84d7747641aa 460 UART1_MODEM_STAT_DCD = UART1_MSR_DCD /*!< Data Carrier Detect State */
frank26080115 0:84d7747641aa 461 } UART_MODEM_STAT_type;
frank26080115 0:84d7747641aa 462
frank26080115 0:84d7747641aa 463 /**
frank26080115 0:84d7747641aa 464 * @brief Modem output pin type definition
frank26080115 0:84d7747641aa 465 */
frank26080115 0:84d7747641aa 466 typedef enum {
frank26080115 0:84d7747641aa 467 UART1_MODEM_PIN_DTR = 0, /*!< Source for modem output pin DTR */
frank26080115 0:84d7747641aa 468 UART1_MODEM_PIN_RTS /*!< Source for modem output pin RTS */
frank26080115 0:84d7747641aa 469 } UART_MODEM_PIN_Type;
frank26080115 0:84d7747641aa 470
frank26080115 0:84d7747641aa 471 /**
frank26080115 0:84d7747641aa 472 * @brief UART Modem mode type definition
frank26080115 0:84d7747641aa 473 */
frank26080115 0:84d7747641aa 474 typedef enum {
frank26080115 0:84d7747641aa 475 UART1_MODEM_MODE_LOOPBACK = 0, /*!< Loop back mode select */
frank26080115 0:84d7747641aa 476 UART1_MODEM_MODE_AUTO_RTS, /*!< Enable Auto RTS flow-control */
frank26080115 0:84d7747641aa 477 UART1_MODEM_MODE_AUTO_CTS /*!< Enable Auto CTS flow-control */
frank26080115 0:84d7747641aa 478 } UART_MODEM_MODE_Type;
frank26080115 0:84d7747641aa 479
frank26080115 0:84d7747641aa 480 /**
frank26080115 0:84d7747641aa 481 * @brief UART Direction Control Pin type definition
frank26080115 0:84d7747641aa 482 */
frank26080115 0:84d7747641aa 483 typedef enum {
frank26080115 0:84d7747641aa 484 UART1_RS485_DIRCTRL_RTS = 0, /**< Pin RTS is used for direction control */
frank26080115 0:84d7747641aa 485 UART1_RS485_DIRCTRL_DTR /**< Pin DTR is used for direction control */
frank26080115 0:84d7747641aa 486 } UART_RS485_DIRCTRL_PIN_Type;
frank26080115 0:84d7747641aa 487
frank26080115 0:84d7747641aa 488 /********************************************************************//**
frank26080115 0:84d7747641aa 489 * @brief UART Configuration Structure definition
frank26080115 0:84d7747641aa 490 **********************************************************************/
frank26080115 0:84d7747641aa 491 typedef struct {
frank26080115 0:84d7747641aa 492 uint32_t Baud_rate; /**< UART baud rate */
frank26080115 0:84d7747641aa 493 UART_PARITY_Type Parity; /**< Parity selection, should be:
frank26080115 0:84d7747641aa 494 - UART_PARITY_NONE: No parity
frank26080115 0:84d7747641aa 495 - UART_PARITY_ODD: Odd parity
frank26080115 0:84d7747641aa 496 - UART_PARITY_EVEN: Even parity
frank26080115 0:84d7747641aa 497 - UART_PARITY_SP_1: Forced "1" stick parity
frank26080115 0:84d7747641aa 498 - UART_PARITY_SP_0: Forced "0" stick parity
frank26080115 0:84d7747641aa 499 */
frank26080115 0:84d7747641aa 500 UART_DATABIT_Type Databits; /**< Number of data bits, should be:
frank26080115 0:84d7747641aa 501 - UART_DATABIT_5: UART 5 bit data mode
frank26080115 0:84d7747641aa 502 - UART_DATABIT_6: UART 6 bit data mode
frank26080115 0:84d7747641aa 503 - UART_DATABIT_7: UART 7 bit data mode
frank26080115 0:84d7747641aa 504 - UART_DATABIT_8: UART 8 bit data mode
frank26080115 0:84d7747641aa 505 */
frank26080115 0:84d7747641aa 506 UART_STOPBIT_Type Stopbits; /**< Number of stop bits, should be:
frank26080115 0:84d7747641aa 507 - UART_STOPBIT_1: UART 1 Stop Bits Select
frank26080115 0:84d7747641aa 508 - UART_STOPBIT_2: UART 2 Stop Bits Select
frank26080115 0:84d7747641aa 509 */
frank26080115 0:84d7747641aa 510 } UART_CFG_Type;
frank26080115 0:84d7747641aa 511
frank26080115 0:84d7747641aa 512 /********************************************************************//**
frank26080115 0:84d7747641aa 513 * @brief UART FIFO Configuration Structure definition
frank26080115 0:84d7747641aa 514 **********************************************************************/
frank26080115 0:84d7747641aa 515
frank26080115 0:84d7747641aa 516 typedef struct {
frank26080115 0:84d7747641aa 517 FunctionalState FIFO_ResetRxBuf; /**< Reset Rx FIFO command state , should be:
frank26080115 0:84d7747641aa 518 - ENABLE: Reset Rx FIFO in UART
frank26080115 0:84d7747641aa 519 - DISABLE: Do not reset Rx FIFO in UART
frank26080115 0:84d7747641aa 520 */
frank26080115 0:84d7747641aa 521 FunctionalState FIFO_ResetTxBuf; /**< Reset Tx FIFO command state , should be:
frank26080115 0:84d7747641aa 522 - ENABLE: Reset Tx FIFO in UART
frank26080115 0:84d7747641aa 523 - DISABLE: Do not reset Tx FIFO in UART
frank26080115 0:84d7747641aa 524 */
frank26080115 0:84d7747641aa 525 FunctionalState FIFO_DMAMode; /**< DMA mode, should be:
frank26080115 0:84d7747641aa 526 - ENABLE: Enable DMA mode in UART
frank26080115 0:84d7747641aa 527 - DISABLE: Disable DMA mode in UART
frank26080115 0:84d7747641aa 528 */
frank26080115 0:84d7747641aa 529 UART_FITO_LEVEL_Type FIFO_Level; /**< Rx FIFO trigger level, should be:
frank26080115 0:84d7747641aa 530 - UART_FIFO_TRGLEV0: UART FIFO trigger level 0: 1 character
frank26080115 0:84d7747641aa 531 - UART_FIFO_TRGLEV1: UART FIFO trigger level 1: 4 character
frank26080115 0:84d7747641aa 532 - UART_FIFO_TRGLEV2: UART FIFO trigger level 2: 8 character
frank26080115 0:84d7747641aa 533 - UART_FIFO_TRGLEV3: UART FIFO trigger level 3: 14 character
frank26080115 0:84d7747641aa 534 */
frank26080115 0:84d7747641aa 535 } UART_FIFO_CFG_Type;
frank26080115 0:84d7747641aa 536
frank26080115 0:84d7747641aa 537 /********************************************************************//**
frank26080115 0:84d7747641aa 538 * @brief UART1 Full modem - RS485 Control configuration type
frank26080115 0:84d7747641aa 539 **********************************************************************/
frank26080115 0:84d7747641aa 540 typedef struct {
frank26080115 0:84d7747641aa 541 FunctionalState NormalMultiDropMode_State; /*!< Normal MultiDrop mode State:
frank26080115 0:84d7747641aa 542 - ENABLE: Enable this function.
frank26080115 0:84d7747641aa 543 - DISABLE: Disable this function. */
frank26080115 0:84d7747641aa 544 FunctionalState Rx_State; /*!< Receiver State:
frank26080115 0:84d7747641aa 545 - ENABLE: Enable Receiver.
frank26080115 0:84d7747641aa 546 - DISABLE: Disable Receiver. */
frank26080115 0:84d7747641aa 547 FunctionalState AutoAddrDetect_State; /*!< Auto Address Detect mode state:
frank26080115 0:84d7747641aa 548 - ENABLE: ENABLE this function.
frank26080115 0:84d7747641aa 549 - DISABLE: Disable this function. */
frank26080115 0:84d7747641aa 550 FunctionalState AutoDirCtrl_State; /*!< Auto Direction Control State:
frank26080115 0:84d7747641aa 551 - ENABLE: Enable this function.
frank26080115 0:84d7747641aa 552 - DISABLE: Disable this function. */
frank26080115 0:84d7747641aa 553 UART_RS485_DIRCTRL_PIN_Type DirCtrlPin; /*!< If direction control is enabled, state:
frank26080115 0:84d7747641aa 554 - UART1_RS485_DIRCTRL_RTS:
frank26080115 0:84d7747641aa 555 pin RTS is used for direction control.
frank26080115 0:84d7747641aa 556 - UART1_RS485_DIRCTRL_DTR:
frank26080115 0:84d7747641aa 557 pin DTR is used for direction control. */
frank26080115 0:84d7747641aa 558 SetState DirCtrlPol_Level; /*!< Polarity of the direction control signal on
frank26080115 0:84d7747641aa 559 the RTS (or DTR) pin:
frank26080115 0:84d7747641aa 560 - RESET: The direction control pin will be driven
frank26080115 0:84d7747641aa 561 to logic "0" when the transmitter has data to be sent.
frank26080115 0:84d7747641aa 562 - SET: The direction control pin will be driven
frank26080115 0:84d7747641aa 563 to logic "1" when the transmitter has data to be sent. */
frank26080115 0:84d7747641aa 564 uint8_t MatchAddrValue; /*!< address match value for RS-485/EIA-485 mode, 8-bit long */
frank26080115 0:84d7747641aa 565 uint8_t DelayValue; /*!< delay time is in periods of the baud clock, 8-bit long */
frank26080115 0:84d7747641aa 566 } UART1_RS485_CTRLCFG_Type;
frank26080115 0:84d7747641aa 567
frank26080115 0:84d7747641aa 568 /**
frank26080115 0:84d7747641aa 569 * @}
frank26080115 0:84d7747641aa 570 */
frank26080115 0:84d7747641aa 571
frank26080115 0:84d7747641aa 572
frank26080115 0:84d7747641aa 573 /* Public Functions ----------------------------------------------------------- */
frank26080115 0:84d7747641aa 574 /** @defgroup UART_Public_Functions UART Public Functions
frank26080115 0:84d7747641aa 575 * @{
frank26080115 0:84d7747641aa 576 */
frank26080115 0:84d7747641aa 577 /* UART Init/DeInit functions --------------------------------------------------*/
frank26080115 0:84d7747641aa 578 void UART_Init(LPC_UART_TypeDef *UARTx, UART_CFG_Type *UART_ConfigStruct);
frank26080115 0:84d7747641aa 579 void UART_DeInit(LPC_UART_TypeDef* UARTx);
frank26080115 0:84d7747641aa 580 void UART_ConfigStructInit(UART_CFG_Type *UART_InitStruct);
frank26080115 0:84d7747641aa 581
frank26080115 0:84d7747641aa 582 /* UART Send/Receive functions -------------------------------------------------*/
frank26080115 0:84d7747641aa 583 void UART_SendByte(LPC_UART_TypeDef* UARTx, uint8_t Data);
frank26080115 0:84d7747641aa 584 uint8_t UART_ReceiveByte(LPC_UART_TypeDef* UARTx);
frank26080115 0:84d7747641aa 585 uint32_t UART_Send(LPC_UART_TypeDef *UARTx, uint8_t *txbuf,
frank26080115 0:84d7747641aa 586 uint32_t buflen, TRANSFER_BLOCK_Type flag);
frank26080115 0:84d7747641aa 587 uint32_t UART_Receive(LPC_UART_TypeDef *UARTx, uint8_t *rxbuf, \
frank26080115 0:84d7747641aa 588 uint32_t buflen, TRANSFER_BLOCK_Type flag);
frank26080115 0:84d7747641aa 589
frank26080115 0:84d7747641aa 590 /* UART FIFO functions ----------------------------------------------------------*/
frank26080115 0:84d7747641aa 591 void UART_FIFOConfig(LPC_UART_TypeDef *UARTx, UART_FIFO_CFG_Type *FIFOCfg);
frank26080115 0:84d7747641aa 592 void UART_FIFOConfigStructInit(UART_FIFO_CFG_Type *UART_FIFOInitStruct);
frank26080115 0:84d7747641aa 593
frank26080115 0:84d7747641aa 594 /* UART get information functions -----------------------------------------------*/
frank26080115 0:84d7747641aa 595 uint32_t UART_GetIntId(LPC_UART_TypeDef* UARTx);
frank26080115 0:84d7747641aa 596 uint8_t UART_GetLineStatus(LPC_UART_TypeDef* UARTx);
frank26080115 0:84d7747641aa 597
frank26080115 0:84d7747641aa 598 /* UART operate functions -------------------------------------------------------*/
frank26080115 0:84d7747641aa 599 void UART_IntConfig(LPC_UART_TypeDef *UARTx, UART_INT_Type UARTIntCfg, \
frank26080115 0:84d7747641aa 600 FunctionalState NewState);
frank26080115 0:84d7747641aa 601 void UART_TxCmd(LPC_UART_TypeDef *UARTx, FunctionalState NewState);
frank26080115 0:84d7747641aa 602 FlagStatus UART_CheckBusy(LPC_UART_TypeDef *UARTx);
frank26080115 0:84d7747641aa 603 void UART_ForceBreak(LPC_UART_TypeDef* UARTx);
frank26080115 0:84d7747641aa 604
frank26080115 0:84d7747641aa 605 /* UART Auto-baud functions -----------------------------------------------------*/
frank26080115 0:84d7747641aa 606 void UART_ABClearIntPending(LPC_UART_TypeDef *UARTx, UART_ABEO_Type ABIntType);
frank26080115 0:84d7747641aa 607 void UART_ABCmd(LPC_UART_TypeDef *UARTx, UART_AB_CFG_Type *ABConfigStruct, \
frank26080115 0:84d7747641aa 608 FunctionalState NewState);
frank26080115 0:84d7747641aa 609
frank26080115 0:84d7747641aa 610 /* UART1 FullModem functions ----------------------------------------------------*/
frank26080115 0:84d7747641aa 611 void UART_FullModemForcePinState(LPC_UART1_TypeDef *UARTx, UART_MODEM_PIN_Type Pin, \
frank26080115 0:84d7747641aa 612 UART1_SignalState NewState);
frank26080115 0:84d7747641aa 613 void UART_FullModemConfigMode(LPC_UART1_TypeDef *UARTx, UART_MODEM_MODE_Type Mode, \
frank26080115 0:84d7747641aa 614 FunctionalState NewState);
frank26080115 0:84d7747641aa 615 uint8_t UART_FullModemGetStatus(LPC_UART1_TypeDef *UARTx);
frank26080115 0:84d7747641aa 616
frank26080115 0:84d7747641aa 617 /* UART RS485 functions ----------------------------------------------------------*/
frank26080115 0:84d7747641aa 618 void UART_RS485Config(LPC_UART1_TypeDef *UARTx, \
frank26080115 0:84d7747641aa 619 UART1_RS485_CTRLCFG_Type *RS485ConfigStruct);
frank26080115 0:84d7747641aa 620 void UART_RS485ReceiverCmd(LPC_UART1_TypeDef *UARTx, FunctionalState NewState);
frank26080115 0:84d7747641aa 621 void UART_RS485SendSlvAddr(LPC_UART1_TypeDef *UARTx, uint8_t SlvAddr);
frank26080115 0:84d7747641aa 622 uint32_t UART_RS485SendData(LPC_UART1_TypeDef *UARTx, uint8_t *pData, uint32_t size);
frank26080115 0:84d7747641aa 623
frank26080115 0:84d7747641aa 624 /* UART IrDA functions-------------------------------------------------------------*/
frank26080115 0:84d7747641aa 625 void UART_IrDAInvtInputCmd(LPC_UART_TypeDef* UARTx, FunctionalState NewState);
frank26080115 0:84d7747641aa 626 void UART_IrDACmd(LPC_UART_TypeDef* UARTx, FunctionalState NewState);
frank26080115 0:84d7747641aa 627 void UART_IrDAPulseDivConfig(LPC_UART_TypeDef *UARTx, UART_IrDA_PULSE_Type PulseDiv);
frank26080115 0:84d7747641aa 628 /**
frank26080115 0:84d7747641aa 629 * @}
frank26080115 0:84d7747641aa 630 */
frank26080115 0:84d7747641aa 631
frank26080115 0:84d7747641aa 632
frank26080115 0:84d7747641aa 633 #ifdef __cplusplus
frank26080115 0:84d7747641aa 634 }
frank26080115 0:84d7747641aa 635 #endif
frank26080115 0:84d7747641aa 636
frank26080115 0:84d7747641aa 637
frank26080115 0:84d7747641aa 638 #endif /* __LPC17XX_UART_H */
frank26080115 0:84d7747641aa 639
frank26080115 0:84d7747641aa 640 /**
frank26080115 0:84d7747641aa 641 * @}
frank26080115 0:84d7747641aa 642 */
frank26080115 0:84d7747641aa 643
frank26080115 0:84d7747641aa 644 /* --------------------------------- End Of File ------------------------------ */