V4.0.1 of the ARM CMSIS DSP libraries. Note that arm_bitreversal2.s, arm_cfft_f32.c and arm_rfft_fast_f32.c had to be removed. arm_bitreversal2.s will not assemble with the online tools. So, the fast f32 FFT functions are not yet available. All the other FFT functions are available.

Dependents:   MPU9150_Example fir_f32 fir_f32 MPU9150_nucleo_noni2cdev ... more

Committer:
emh203
Date:
Mon Jul 28 15:03:15 2014 +0000
Revision:
0:3d9c67d97d6f
1st working commit.   Had to remove arm_bitreversal2.s     arm_cfft_f32.c and arm_rfft_fast_f32.c.    The .s will not assemble.      For now I removed these functions so we could at least have a library for the other functions.

Who changed what in which revision?

UserRevisionLine numberNew contents of line
emh203 0:3d9c67d97d6f 1 /* ----------------------------------------------------------------------
emh203 0:3d9c67d97d6f 2 * Copyright (C) 2010-2014 ARM Limited. All rights reserved.
emh203 0:3d9c67d97d6f 3 *
emh203 0:3d9c67d97d6f 4 * $Date: 12. March 2014
emh203 0:3d9c67d97d6f 5 * $Revision: V1.4.3
emh203 0:3d9c67d97d6f 6 *
emh203 0:3d9c67d97d6f 7 * Project: CMSIS DSP Library
emh203 0:3d9c67d97d6f 8 * Title: arm_mean_q15.c
emh203 0:3d9c67d97d6f 9 *
emh203 0:3d9c67d97d6f 10 * Description: Mean value of a Q15 vector.
emh203 0:3d9c67d97d6f 11 *
emh203 0:3d9c67d97d6f 12 * Target Processor: Cortex-M4/Cortex-M3/Cortex-M0
emh203 0:3d9c67d97d6f 13 *
emh203 0:3d9c67d97d6f 14 * Redistribution and use in source and binary forms, with or without
emh203 0:3d9c67d97d6f 15 * modification, are permitted provided that the following conditions
emh203 0:3d9c67d97d6f 16 * are met:
emh203 0:3d9c67d97d6f 17 * - Redistributions of source code must retain the above copyright
emh203 0:3d9c67d97d6f 18 * notice, this list of conditions and the following disclaimer.
emh203 0:3d9c67d97d6f 19 * - Redistributions in binary form must reproduce the above copyright
emh203 0:3d9c67d97d6f 20 * notice, this list of conditions and the following disclaimer in
emh203 0:3d9c67d97d6f 21 * the documentation and/or other materials provided with the
emh203 0:3d9c67d97d6f 22 * distribution.
emh203 0:3d9c67d97d6f 23 * - Neither the name of ARM LIMITED nor the names of its contributors
emh203 0:3d9c67d97d6f 24 * may be used to endorse or promote products derived from this
emh203 0:3d9c67d97d6f 25 * software without specific prior written permission.
emh203 0:3d9c67d97d6f 26 *
emh203 0:3d9c67d97d6f 27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
emh203 0:3d9c67d97d6f 28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
emh203 0:3d9c67d97d6f 29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
emh203 0:3d9c67d97d6f 30 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
emh203 0:3d9c67d97d6f 31 * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
emh203 0:3d9c67d97d6f 32 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
emh203 0:3d9c67d97d6f 33 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
emh203 0:3d9c67d97d6f 34 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
emh203 0:3d9c67d97d6f 35 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
emh203 0:3d9c67d97d6f 36 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
emh203 0:3d9c67d97d6f 37 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
emh203 0:3d9c67d97d6f 38 * POSSIBILITY OF SUCH DAMAGE.
emh203 0:3d9c67d97d6f 39 * -------------------------------------------------------------------- */
emh203 0:3d9c67d97d6f 40
emh203 0:3d9c67d97d6f 41 #include "arm_math.h"
emh203 0:3d9c67d97d6f 42
emh203 0:3d9c67d97d6f 43 /**
emh203 0:3d9c67d97d6f 44 * @ingroup groupStats
emh203 0:3d9c67d97d6f 45 */
emh203 0:3d9c67d97d6f 46
emh203 0:3d9c67d97d6f 47 /**
emh203 0:3d9c67d97d6f 48 * @addtogroup mean
emh203 0:3d9c67d97d6f 49 * @{
emh203 0:3d9c67d97d6f 50 */
emh203 0:3d9c67d97d6f 51
emh203 0:3d9c67d97d6f 52 /**
emh203 0:3d9c67d97d6f 53 * @brief Mean value of a Q15 vector.
emh203 0:3d9c67d97d6f 54 * @param[in] *pSrc points to the input vector
emh203 0:3d9c67d97d6f 55 * @param[in] blockSize length of the input vector
emh203 0:3d9c67d97d6f 56 * @param[out] *pResult mean value returned here
emh203 0:3d9c67d97d6f 57 * @return none.
emh203 0:3d9c67d97d6f 58 *
emh203 0:3d9c67d97d6f 59 * @details
emh203 0:3d9c67d97d6f 60 * <b>Scaling and Overflow Behavior:</b>
emh203 0:3d9c67d97d6f 61 * \par
emh203 0:3d9c67d97d6f 62 * The function is implemented using a 32-bit internal accumulator.
emh203 0:3d9c67d97d6f 63 * The input is represented in 1.15 format and is accumulated in a 32-bit
emh203 0:3d9c67d97d6f 64 * accumulator in 17.15 format.
emh203 0:3d9c67d97d6f 65 * There is no risk of internal overflow with this approach, and the
emh203 0:3d9c67d97d6f 66 * full precision of intermediate result is preserved.
emh203 0:3d9c67d97d6f 67 * Finally, the accumulator is saturated and truncated to yield a result of 1.15 format.
emh203 0:3d9c67d97d6f 68 *
emh203 0:3d9c67d97d6f 69 */
emh203 0:3d9c67d97d6f 70
emh203 0:3d9c67d97d6f 71
emh203 0:3d9c67d97d6f 72 void arm_mean_q15(
emh203 0:3d9c67d97d6f 73 q15_t * pSrc,
emh203 0:3d9c67d97d6f 74 uint32_t blockSize,
emh203 0:3d9c67d97d6f 75 q15_t * pResult)
emh203 0:3d9c67d97d6f 76 {
emh203 0:3d9c67d97d6f 77 q31_t sum = 0; /* Temporary result storage */
emh203 0:3d9c67d97d6f 78 uint32_t blkCnt; /* loop counter */
emh203 0:3d9c67d97d6f 79
emh203 0:3d9c67d97d6f 80 #ifndef ARM_MATH_CM0_FAMILY
emh203 0:3d9c67d97d6f 81
emh203 0:3d9c67d97d6f 82 /* Run the below code for Cortex-M4 and Cortex-M3 */
emh203 0:3d9c67d97d6f 83 q31_t in;
emh203 0:3d9c67d97d6f 84
emh203 0:3d9c67d97d6f 85 /*loop Unrolling */
emh203 0:3d9c67d97d6f 86 blkCnt = blockSize >> 2u;
emh203 0:3d9c67d97d6f 87
emh203 0:3d9c67d97d6f 88 /* First part of the processing with loop unrolling. Compute 4 outputs at a time.
emh203 0:3d9c67d97d6f 89 ** a second loop below computes the remaining 1 to 3 samples. */
emh203 0:3d9c67d97d6f 90 while(blkCnt > 0u)
emh203 0:3d9c67d97d6f 91 {
emh203 0:3d9c67d97d6f 92 /* C = (A[0] + A[1] + A[2] + ... + A[blockSize-1]) */
emh203 0:3d9c67d97d6f 93 in = *__SIMD32(pSrc)++;
emh203 0:3d9c67d97d6f 94 sum += ((in << 16) >> 16);
emh203 0:3d9c67d97d6f 95 sum += (in >> 16);
emh203 0:3d9c67d97d6f 96 in = *__SIMD32(pSrc)++;
emh203 0:3d9c67d97d6f 97 sum += ((in << 16) >> 16);
emh203 0:3d9c67d97d6f 98 sum += (in >> 16);
emh203 0:3d9c67d97d6f 99
emh203 0:3d9c67d97d6f 100 /* Decrement the loop counter */
emh203 0:3d9c67d97d6f 101 blkCnt--;
emh203 0:3d9c67d97d6f 102 }
emh203 0:3d9c67d97d6f 103
emh203 0:3d9c67d97d6f 104 /* If the blockSize is not a multiple of 4, compute any remaining output samples here.
emh203 0:3d9c67d97d6f 105 ** No loop unrolling is used. */
emh203 0:3d9c67d97d6f 106 blkCnt = blockSize % 0x4u;
emh203 0:3d9c67d97d6f 107
emh203 0:3d9c67d97d6f 108 #else
emh203 0:3d9c67d97d6f 109
emh203 0:3d9c67d97d6f 110 /* Run the below code for Cortex-M0 */
emh203 0:3d9c67d97d6f 111
emh203 0:3d9c67d97d6f 112 /* Loop over blockSize number of values */
emh203 0:3d9c67d97d6f 113 blkCnt = blockSize;
emh203 0:3d9c67d97d6f 114
emh203 0:3d9c67d97d6f 115 #endif /* #ifndef ARM_MATH_CM0_FAMILY */
emh203 0:3d9c67d97d6f 116
emh203 0:3d9c67d97d6f 117 while(blkCnt > 0u)
emh203 0:3d9c67d97d6f 118 {
emh203 0:3d9c67d97d6f 119 /* C = (A[0] + A[1] + A[2] + ... + A[blockSize-1]) */
emh203 0:3d9c67d97d6f 120 sum += *pSrc++;
emh203 0:3d9c67d97d6f 121
emh203 0:3d9c67d97d6f 122 /* Decrement the loop counter */
emh203 0:3d9c67d97d6f 123 blkCnt--;
emh203 0:3d9c67d97d6f 124 }
emh203 0:3d9c67d97d6f 125
emh203 0:3d9c67d97d6f 126 /* C = (A[0] + A[1] + A[2] + ... + A[blockSize-1]) / blockSize */
emh203 0:3d9c67d97d6f 127 /* Store the result to the destination */
emh203 0:3d9c67d97d6f 128 *pResult = (q15_t) (sum / (q31_t)blockSize);
emh203 0:3d9c67d97d6f 129 }
emh203 0:3d9c67d97d6f 130
emh203 0:3d9c67d97d6f 131 /**
emh203 0:3d9c67d97d6f 132 * @} end of mean group
emh203 0:3d9c67d97d6f 133 */