Fork of the official mbed C/C SDK provides the software platform and libraries to build your applications for RenBED.

Dependents:   1-RenBuggyTimed RenBED_RGB RenBED_RGB_PWM RenBED_RGB

Fork of mbed by mbed official

Committer:
elijahorr
Date:
Thu Apr 14 07:28:54 2016 +0000
Revision:
121:672067c3ada4
Parent:
96:487b796308b0
.

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 96:487b796308b0 1 /**
Kojto 96:487b796308b0 2 ******************************************************************************
Kojto 96:487b796308b0 3 * @file stm32f1xx_hal_gpio_ex.h
Kojto 96:487b796308b0 4 * @author MCD Application Team
Kojto 96:487b796308b0 5 * @version V1.0.0
Kojto 96:487b796308b0 6 * @date 15-December-2014
Kojto 96:487b796308b0 7 * @brief Header file of GPIO HAL Extension module.
Kojto 96:487b796308b0 8 ******************************************************************************
Kojto 96:487b796308b0 9 * @attention
Kojto 96:487b796308b0 10 *
Kojto 96:487b796308b0 11 * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
Kojto 96:487b796308b0 12 *
Kojto 96:487b796308b0 13 * Redistribution and use in source and binary forms, with or without modification,
Kojto 96:487b796308b0 14 * are permitted provided that the following conditions are met:
Kojto 96:487b796308b0 15 * 1. Redistributions of source code must retain the above copyright notice,
Kojto 96:487b796308b0 16 * this list of conditions and the following disclaimer.
Kojto 96:487b796308b0 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
Kojto 96:487b796308b0 18 * this list of conditions and the following disclaimer in the documentation
Kojto 96:487b796308b0 19 * and/or other materials provided with the distribution.
Kojto 96:487b796308b0 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Kojto 96:487b796308b0 21 * may be used to endorse or promote products derived from this software
Kojto 96:487b796308b0 22 * without specific prior written permission.
Kojto 96:487b796308b0 23 *
Kojto 96:487b796308b0 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Kojto 96:487b796308b0 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Kojto 96:487b796308b0 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 96:487b796308b0 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Kojto 96:487b796308b0 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Kojto 96:487b796308b0 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Kojto 96:487b796308b0 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Kojto 96:487b796308b0 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Kojto 96:487b796308b0 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Kojto 96:487b796308b0 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Kojto 96:487b796308b0 34 *
Kojto 96:487b796308b0 35 ******************************************************************************
Kojto 96:487b796308b0 36 */
Kojto 96:487b796308b0 37
Kojto 96:487b796308b0 38 /* Define to prevent recursive inclusion -------------------------------------*/
Kojto 96:487b796308b0 39 #ifndef __STM32F1xx_HAL_GPIO_EX_H
Kojto 96:487b796308b0 40 #define __STM32F1xx_HAL_GPIO_EX_H
Kojto 96:487b796308b0 41
Kojto 96:487b796308b0 42 #ifdef __cplusplus
Kojto 96:487b796308b0 43 extern "C" {
Kojto 96:487b796308b0 44 #endif
Kojto 96:487b796308b0 45
Kojto 96:487b796308b0 46 /* Includes ------------------------------------------------------------------*/
Kojto 96:487b796308b0 47 #include "stm32f1xx_hal_def.h"
Kojto 96:487b796308b0 48
Kojto 96:487b796308b0 49 /** @addtogroup STM32F1xx_HAL_Driver
Kojto 96:487b796308b0 50 * @{
Kojto 96:487b796308b0 51 */
Kojto 96:487b796308b0 52
Kojto 96:487b796308b0 53 /** @defgroup GPIOEx GPIOEx
Kojto 96:487b796308b0 54 * @{
Kojto 96:487b796308b0 55 */
Kojto 96:487b796308b0 56
Kojto 96:487b796308b0 57 /* Exported types ------------------------------------------------------------*/
Kojto 96:487b796308b0 58
Kojto 96:487b796308b0 59 /* Exported constants --------------------------------------------------------*/
Kojto 96:487b796308b0 60
Kojto 96:487b796308b0 61 /** @defgroup GPIOEx_Exported_Constants GPIOEx Exported Constants
Kojto 96:487b796308b0 62 * @{
Kojto 96:487b796308b0 63 */
Kojto 96:487b796308b0 64
Kojto 96:487b796308b0 65 /** @defgroup GPIOEx_EVENTOUT EVENTOUT Cortex Configuration
Kojto 96:487b796308b0 66 * @brief This section propose definition to use the Cortex EVENTOUT signal.
Kojto 96:487b796308b0 67 * @{
Kojto 96:487b796308b0 68 */
Kojto 96:487b796308b0 69
Kojto 96:487b796308b0 70 /** @defgroup GPIOEx_EVENTOUT_PIN EVENTOUT Pin
Kojto 96:487b796308b0 71 * @{
Kojto 96:487b796308b0 72 */
Kojto 96:487b796308b0 73
Kojto 96:487b796308b0 74 #define AFIO_EVENTOUT_PIN_0 AFIO_EVCR_PIN_PX0 /*!< EVENTOUT on pin 0 */
Kojto 96:487b796308b0 75 #define AFIO_EVENTOUT_PIN_1 AFIO_EVCR_PIN_PX1 /*!< EVENTOUT on pin 1 */
Kojto 96:487b796308b0 76 #define AFIO_EVENTOUT_PIN_2 AFIO_EVCR_PIN_PX2 /*!< EVENTOUT on pin 2 */
Kojto 96:487b796308b0 77 #define AFIO_EVENTOUT_PIN_3 AFIO_EVCR_PIN_PX3 /*!< EVENTOUT on pin 3 */
Kojto 96:487b796308b0 78 #define AFIO_EVENTOUT_PIN_4 AFIO_EVCR_PIN_PX4 /*!< EVENTOUT on pin 4 */
Kojto 96:487b796308b0 79 #define AFIO_EVENTOUT_PIN_5 AFIO_EVCR_PIN_PX5 /*!< EVENTOUT on pin 5 */
Kojto 96:487b796308b0 80 #define AFIO_EVENTOUT_PIN_6 AFIO_EVCR_PIN_PX6 /*!< EVENTOUT on pin 6 */
Kojto 96:487b796308b0 81 #define AFIO_EVENTOUT_PIN_7 AFIO_EVCR_PIN_PX7 /*!< EVENTOUT on pin 7 */
Kojto 96:487b796308b0 82 #define AFIO_EVENTOUT_PIN_8 AFIO_EVCR_PIN_PX8 /*!< EVENTOUT on pin 8 */
Kojto 96:487b796308b0 83 #define AFIO_EVENTOUT_PIN_9 AFIO_EVCR_PIN_PX9 /*!< EVENTOUT on pin 9 */
Kojto 96:487b796308b0 84 #define AFIO_EVENTOUT_PIN_10 AFIO_EVCR_PIN_PX10 /*!< EVENTOUT on pin 10 */
Kojto 96:487b796308b0 85 #define AFIO_EVENTOUT_PIN_11 AFIO_EVCR_PIN_PX11 /*!< EVENTOUT on pin 11 */
Kojto 96:487b796308b0 86 #define AFIO_EVENTOUT_PIN_12 AFIO_EVCR_PIN_PX12 /*!< EVENTOUT on pin 12 */
Kojto 96:487b796308b0 87 #define AFIO_EVENTOUT_PIN_13 AFIO_EVCR_PIN_PX13 /*!< EVENTOUT on pin 13 */
Kojto 96:487b796308b0 88 #define AFIO_EVENTOUT_PIN_14 AFIO_EVCR_PIN_PX14 /*!< EVENTOUT on pin 14 */
Kojto 96:487b796308b0 89 #define AFIO_EVENTOUT_PIN_15 AFIO_EVCR_PIN_PX15 /*!< EVENTOUT on pin 15 */
Kojto 96:487b796308b0 90
Kojto 96:487b796308b0 91 #define IS_AFIO_EVENTOUT_PIN(__PIN__) (((__PIN__) == AFIO_EVENTOUT_PIN_0) || \
Kojto 96:487b796308b0 92 ((__PIN__) == AFIO_EVENTOUT_PIN_1) || \
Kojto 96:487b796308b0 93 ((__PIN__) == AFIO_EVENTOUT_PIN_2) || \
Kojto 96:487b796308b0 94 ((__PIN__) == AFIO_EVENTOUT_PIN_3) || \
Kojto 96:487b796308b0 95 ((__PIN__) == AFIO_EVENTOUT_PIN_4) || \
Kojto 96:487b796308b0 96 ((__PIN__) == AFIO_EVENTOUT_PIN_5) || \
Kojto 96:487b796308b0 97 ((__PIN__) == AFIO_EVENTOUT_PIN_6) || \
Kojto 96:487b796308b0 98 ((__PIN__) == AFIO_EVENTOUT_PIN_7) || \
Kojto 96:487b796308b0 99 ((__PIN__) == AFIO_EVENTOUT_PIN_8) || \
Kojto 96:487b796308b0 100 ((__PIN__) == AFIO_EVENTOUT_PIN_9) || \
Kojto 96:487b796308b0 101 ((__PIN__) == AFIO_EVENTOUT_PIN_10) || \
Kojto 96:487b796308b0 102 ((__PIN__) == AFIO_EVENTOUT_PIN_11) || \
Kojto 96:487b796308b0 103 ((__PIN__) == AFIO_EVENTOUT_PIN_12) || \
Kojto 96:487b796308b0 104 ((__PIN__) == AFIO_EVENTOUT_PIN_13) || \
Kojto 96:487b796308b0 105 ((__PIN__) == AFIO_EVENTOUT_PIN_14) || \
Kojto 96:487b796308b0 106 ((__PIN__) == AFIO_EVENTOUT_PIN_15))
Kojto 96:487b796308b0 107 /**
Kojto 96:487b796308b0 108 * @}
Kojto 96:487b796308b0 109 */
Kojto 96:487b796308b0 110
Kojto 96:487b796308b0 111 /** @defgroup GPIOEx_EVENTOUT_PORT EVENTOUT Port
Kojto 96:487b796308b0 112 * @{
Kojto 96:487b796308b0 113 */
Kojto 96:487b796308b0 114
Kojto 96:487b796308b0 115 #define AFIO_EVENTOUT_PORT_A AFIO_EVCR_PORT_PA /*!< EVENTOUT on port A */
Kojto 96:487b796308b0 116 #define AFIO_EVENTOUT_PORT_B AFIO_EVCR_PORT_PB /*!< EVENTOUT on port B */
Kojto 96:487b796308b0 117 #define AFIO_EVENTOUT_PORT_C AFIO_EVCR_PORT_PC /*!< EVENTOUT on port C */
Kojto 96:487b796308b0 118 #define AFIO_EVENTOUT_PORT_D AFIO_EVCR_PORT_PD /*!< EVENTOUT on port D */
Kojto 96:487b796308b0 119 #define AFIO_EVENTOUT_PORT_E AFIO_EVCR_PORT_PE /*!< EVENTOUT on port E */
Kojto 96:487b796308b0 120
Kojto 96:487b796308b0 121 #define IS_AFIO_EVENTOUT_PORT(__PORT__) (((__PORT__) == AFIO_EVENTOUT_PORT_A) || \
Kojto 96:487b796308b0 122 ((__PORT__) == AFIO_EVENTOUT_PORT_B) || \
Kojto 96:487b796308b0 123 ((__PORT__) == AFIO_EVENTOUT_PORT_C) || \
Kojto 96:487b796308b0 124 ((__PORT__) == AFIO_EVENTOUT_PORT_D) || \
Kojto 96:487b796308b0 125 ((__PORT__) == AFIO_EVENTOUT_PORT_E))
Kojto 96:487b796308b0 126 /**
Kojto 96:487b796308b0 127 * @}
Kojto 96:487b796308b0 128 */
Kojto 96:487b796308b0 129
Kojto 96:487b796308b0 130 /**
Kojto 96:487b796308b0 131 * @}
Kojto 96:487b796308b0 132 */
Kojto 96:487b796308b0 133
Kojto 96:487b796308b0 134 /** @defgroup GPIOEx_AFIO_AF_REMAPPING Alternate Function Remapping
Kojto 96:487b796308b0 135 * @brief This section propose definition to remap the alternate function to some other port/pins.
Kojto 96:487b796308b0 136 * @{
Kojto 96:487b796308b0 137 */
Kojto 96:487b796308b0 138
Kojto 96:487b796308b0 139 /**
Kojto 96:487b796308b0 140 * @brief Enable the remapping of SPI1 alternate function NSS, SCK, MISO and MOSI.
Kojto 96:487b796308b0 141 * @note ENABLE: Remap (NSS/PA15, SCK/PB3, MISO/PB4, MOSI/PB5)
Kojto 96:487b796308b0 142 * @retval None
Kojto 96:487b796308b0 143 */
Kojto 96:487b796308b0 144 #define __HAL_AFIO_REMAP_SPI1_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_SPI1_REMAP)
Kojto 96:487b796308b0 145
Kojto 96:487b796308b0 146 /**
Kojto 96:487b796308b0 147 * @brief Disable the remapping of SPI1 alternate function NSS, SCK, MISO and MOSI.
Kojto 96:487b796308b0 148 * @note DISABLE: No remap (NSS/PA4, SCK/PA5, MISO/PA6, MOSI/PA7)
Kojto 96:487b796308b0 149 * @retval None
Kojto 96:487b796308b0 150 */
Kojto 96:487b796308b0 151 #define __HAL_AFIO_REMAP_SPI1_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_SPI1_REMAP)
Kojto 96:487b796308b0 152
Kojto 96:487b796308b0 153 /**
Kojto 96:487b796308b0 154 * @brief Enable the remapping of I2C1 alternate function SCL and SDA.
Kojto 96:487b796308b0 155 * @note ENABLE: Remap (SCL/PB8, SDA/PB9)
Kojto 96:487b796308b0 156 * @retval None
Kojto 96:487b796308b0 157 */
Kojto 96:487b796308b0 158 #define __HAL_AFIO_REMAP_I2C1_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_I2C1_REMAP)
Kojto 96:487b796308b0 159
Kojto 96:487b796308b0 160 /**
Kojto 96:487b796308b0 161 * @brief Disable the remapping of I2C1 alternate function SCL and SDA.
Kojto 96:487b796308b0 162 * @note DISABLE: No remap (SCL/PB6, SDA/PB7)
Kojto 96:487b796308b0 163 * @retval None
Kojto 96:487b796308b0 164 */
Kojto 96:487b796308b0 165 #define __HAL_AFIO_REMAP_I2C1_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_I2C1_REMAP)
Kojto 96:487b796308b0 166
Kojto 96:487b796308b0 167 /**
Kojto 96:487b796308b0 168 * @brief Enable the remapping of USART1 alternate function TX and RX.
Kojto 96:487b796308b0 169 * @note ENABLE: Remap (TX/PB6, RX/PB7)
Kojto 96:487b796308b0 170 * @retval None
Kojto 96:487b796308b0 171 */
Kojto 96:487b796308b0 172 #define __HAL_AFIO_REMAP_USART1_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_USART1_REMAP)
Kojto 96:487b796308b0 173
Kojto 96:487b796308b0 174 /**
Kojto 96:487b796308b0 175 * @brief Disable the remapping of USART1 alternate function TX and RX.
Kojto 96:487b796308b0 176 * @note DISABLE: No remap (TX/PA9, RX/PA10)
Kojto 96:487b796308b0 177 * @retval None
Kojto 96:487b796308b0 178 */
Kojto 96:487b796308b0 179 #define __HAL_AFIO_REMAP_USART1_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_USART1_REMAP)
Kojto 96:487b796308b0 180
Kojto 96:487b796308b0 181 /**
Kojto 96:487b796308b0 182 * @brief Enable the remapping of USART2 alternate function CTS, RTS, CK, TX and RX.
Kojto 96:487b796308b0 183 * @note ENABLE: Remap (CTS/PD3, RTS/PD4, TX/PD5, RX/PD6, CK/PD7)
Kojto 96:487b796308b0 184 * @retval None
Kojto 96:487b796308b0 185 */
Kojto 96:487b796308b0 186 #define __HAL_AFIO_REMAP_USART2_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_USART2_REMAP)
Kojto 96:487b796308b0 187
Kojto 96:487b796308b0 188 /**
Kojto 96:487b796308b0 189 * @brief Disable the remapping of USART2 alternate function CTS, RTS, CK, TX and RX.
Kojto 96:487b796308b0 190 * @note DISABLE: No remap (CTS/PA0, RTS/PA1, TX/PA2, RX/PA3, CK/PA4)
Kojto 96:487b796308b0 191 * @retval None
Kojto 96:487b796308b0 192 */
Kojto 96:487b796308b0 193 #define __HAL_AFIO_REMAP_USART2_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_USART2_REMAP)
Kojto 96:487b796308b0 194
Kojto 96:487b796308b0 195 /**
Kojto 96:487b796308b0 196 * @brief Enable the remapping of USART3 alternate function CTS, RTS, CK, TX and RX.
Kojto 96:487b796308b0 197 * @note ENABLE: Full remap (TX/PD8, RX/PD9, CK/PD10, CTS/PD11, RTS/PD12)
Kojto 96:487b796308b0 198 * @retval None
Kojto 96:487b796308b0 199 */
Kojto 96:487b796308b0 200 #define __HAL_AFIO_REMAP_USART3_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_USART3_REMAP, AFIO_MAPR_USART3_REMAP_FULLREMAP)
Kojto 96:487b796308b0 201
Kojto 96:487b796308b0 202 /**
Kojto 96:487b796308b0 203 * @brief Enable the remapping of USART3 alternate function CTS, RTS, CK, TX and RX.
Kojto 96:487b796308b0 204 * @note PARTIAL: Partial remap (TX/PC10, RX/PC11, CK/PC12, CTS/PB13, RTS/PB14)
Kojto 96:487b796308b0 205 * @retval None
Kojto 96:487b796308b0 206 */
Kojto 96:487b796308b0 207 #define __HAL_AFIO_REMAP_USART3_PARTIAL() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_USART3_REMAP, AFIO_MAPR_USART3_REMAP_PARTIALREMAP)
Kojto 96:487b796308b0 208
Kojto 96:487b796308b0 209 /**
Kojto 96:487b796308b0 210 * @brief Disable the remapping of USART3 alternate function CTS, RTS, CK, TX and RX.
Kojto 96:487b796308b0 211 * @note DISABLE: No remap (TX/PB10, RX/PB11, CK/PB12, CTS/PB13, RTS/PB14)
Kojto 96:487b796308b0 212 * @retval None
Kojto 96:487b796308b0 213 */
Kojto 96:487b796308b0 214 #define __HAL_AFIO_REMAP_USART3_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_USART3_REMAP, AFIO_MAPR_USART3_REMAP_NOREMAP)
Kojto 96:487b796308b0 215
Kojto 96:487b796308b0 216 /**
Kojto 96:487b796308b0 217 * @brief Enable the remapping of TIM1 alternate function channels 1 to 4, 1N to 3N, external trigger (ETR) and Break input (BKIN)
Kojto 96:487b796308b0 218 * @note ENABLE: Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12)
Kojto 96:487b796308b0 219 * @retval None
Kojto 96:487b796308b0 220 */
Kojto 96:487b796308b0 221 #define __HAL_AFIO_REMAP_TIM1_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM1_REMAP, AFIO_MAPR_TIM1_REMAP_FULLREMAP)
Kojto 96:487b796308b0 222
Kojto 96:487b796308b0 223 /**
Kojto 96:487b796308b0 224 * @brief Enable the remapping of TIM1 alternate function channels 1 to 4, 1N to 3N, external trigger (ETR) and Break input (BKIN)
Kojto 96:487b796308b0 225 * @note PARTIAL: Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1)
Kojto 96:487b796308b0 226 * @retval None
Kojto 96:487b796308b0 227 */
Kojto 96:487b796308b0 228 #define __HAL_AFIO_REMAP_TIM1_PARTIAL() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM1_REMAP, AFIO_MAPR_TIM1_REMAP_PARTIALREMAP)
Kojto 96:487b796308b0 229
Kojto 96:487b796308b0 230 /**
Kojto 96:487b796308b0 231 * @brief Disable the remapping of TIM1 alternate function channels 1 to 4, 1N to 3N, external trigger (ETR) and Break input (BKIN)
Kojto 96:487b796308b0 232 * @note DISABLE: No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15)
Kojto 96:487b796308b0 233 * @retval None
Kojto 96:487b796308b0 234 */
Kojto 96:487b796308b0 235 #define __HAL_AFIO_REMAP_TIM1_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM1_REMAP, AFIO_MAPR_TIM1_REMAP_NOREMAP)
Kojto 96:487b796308b0 236
Kojto 96:487b796308b0 237 /**
Kojto 96:487b796308b0 238 * @brief Enable the remapping of TIM2 alternate function channels 1 to 4 and external trigger (ETR)
Kojto 96:487b796308b0 239 * @note ENABLE: Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11)
Kojto 96:487b796308b0 240 * @retval None
Kojto 96:487b796308b0 241 */
Kojto 96:487b796308b0 242 #define __HAL_AFIO_REMAP_TIM2_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM2_REMAP, AFIO_MAPR_TIM2_REMAP_FULLREMAP)
Kojto 96:487b796308b0 243
Kojto 96:487b796308b0 244 /**
Kojto 96:487b796308b0 245 * @brief Enable the remapping of TIM2 alternate function channels 1 to 4 and external trigger (ETR)
Kojto 96:487b796308b0 246 * @note PARTIAL_2: Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11)
Kojto 96:487b796308b0 247 * @retval None
Kojto 96:487b796308b0 248 */
Kojto 96:487b796308b0 249 #define __HAL_AFIO_REMAP_TIM2_PARTIAL_2() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM2_REMAP, AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2)
Kojto 96:487b796308b0 250
Kojto 96:487b796308b0 251 /**
Kojto 96:487b796308b0 252 * @brief Enable the remapping of TIM2 alternate function channels 1 to 4 and external trigger (ETR)
Kojto 96:487b796308b0 253 * @note PARTIAL_1: Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3)
Kojto 96:487b796308b0 254 * @retval None
Kojto 96:487b796308b0 255 */
Kojto 96:487b796308b0 256 #define __HAL_AFIO_REMAP_TIM2_PARTIAL_1() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM2_REMAP, AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1)
Kojto 96:487b796308b0 257
Kojto 96:487b796308b0 258 /**
Kojto 96:487b796308b0 259 * @brief Disable the remapping of TIM2 alternate function channels 1 to 4 and external trigger (ETR)
Kojto 96:487b796308b0 260 * @note DISABLE: No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3)
Kojto 96:487b796308b0 261 * @retval None
Kojto 96:487b796308b0 262 */
Kojto 96:487b796308b0 263 #define __HAL_AFIO_REMAP_TIM2_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM2_REMAP, AFIO_MAPR_TIM2_REMAP_NOREMAP)
Kojto 96:487b796308b0 264
Kojto 96:487b796308b0 265 /**
Kojto 96:487b796308b0 266 * @brief Enable the remapping of TIM3 alternate function channels 1 to 4
Kojto 96:487b796308b0 267 * @note ENABLE: Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9)
Kojto 96:487b796308b0 268 * @note TIM3_ETR on PE0 is not re-mapped.
Kojto 96:487b796308b0 269 * @retval None
Kojto 96:487b796308b0 270 */
Kojto 96:487b796308b0 271 #define __HAL_AFIO_REMAP_TIM3_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM3_REMAP, AFIO_MAPR_TIM3_REMAP_FULLREMAP)
Kojto 96:487b796308b0 272
Kojto 96:487b796308b0 273 /**
Kojto 96:487b796308b0 274 * @brief Enable the remapping of TIM3 alternate function channels 1 to 4
Kojto 96:487b796308b0 275 * @note PARTIAL: Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1)
Kojto 96:487b796308b0 276 * @note TIM3_ETR on PE0 is not re-mapped.
Kojto 96:487b796308b0 277 * @retval None
Kojto 96:487b796308b0 278 */
Kojto 96:487b796308b0 279 #define __HAL_AFIO_REMAP_TIM3_PARTIAL() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM3_REMAP, AFIO_MAPR_TIM3_REMAP_PARTIALREMAP)
Kojto 96:487b796308b0 280
Kojto 96:487b796308b0 281 /**
Kojto 96:487b796308b0 282 * @brief Disable the remapping of TIM3 alternate function channels 1 to 4
Kojto 96:487b796308b0 283 * @note DISABLE: No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1)
Kojto 96:487b796308b0 284 * @note TIM3_ETR on PE0 is not re-mapped.
Kojto 96:487b796308b0 285 * @retval None
Kojto 96:487b796308b0 286 */
Kojto 96:487b796308b0 287 #define __HAL_AFIO_REMAP_TIM3_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_TIM3_REMAP, AFIO_MAPR_TIM3_REMAP_NOREMAP)
Kojto 96:487b796308b0 288
Kojto 96:487b796308b0 289 /**
Kojto 96:487b796308b0 290 * @brief Enable the remapping of TIM4 alternate function channels 1 to 4.
Kojto 96:487b796308b0 291 * @note ENABLE: Full remap (TIM4_CH1/PD12, TIM4_CH2/PD13, TIM4_CH3/PD14, TIM4_CH4/PD15)
Kojto 96:487b796308b0 292 * @note TIM4_ETR on PE0 is not re-mapped.
Kojto 96:487b796308b0 293 * @retval None
Kojto 96:487b796308b0 294 */
Kojto 96:487b796308b0 295 #define __HAL_AFIO_REMAP_TIM4_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_TIM4_REMAP)
Kojto 96:487b796308b0 296
Kojto 96:487b796308b0 297 /**
Kojto 96:487b796308b0 298 * @brief Disable the remapping of TIM4 alternate function channels 1 to 4.
Kojto 96:487b796308b0 299 * @note DISABLE: No remap (TIM4_CH1/PB6, TIM4_CH2/PB7, TIM4_CH3/PB8, TIM4_CH4/PB9)
Kojto 96:487b796308b0 300 * @note TIM4_ETR on PE0 is not re-mapped.
Kojto 96:487b796308b0 301 * @retval None
Kojto 96:487b796308b0 302 */
Kojto 96:487b796308b0 303 #define __HAL_AFIO_REMAP_TIM4_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_TIM4_REMAP)
Kojto 96:487b796308b0 304
Kojto 96:487b796308b0 305 #if defined(AFIO_MAPR_CAN_REMAP_REMAP1)
Kojto 96:487b796308b0 306
Kojto 96:487b796308b0 307 /**
Kojto 96:487b796308b0 308 * @brief Enable or disable the remapping of CAN alternate function CAN_RX and CAN_TX in devices with a single CAN interface.
Kojto 96:487b796308b0 309 * @note CASE 1: CAN_RX mapped to PA11, CAN_TX mapped to PA12
Kojto 96:487b796308b0 310 * @retval None
Kojto 96:487b796308b0 311 */
Kojto 96:487b796308b0 312 #define __HAL_AFIO_REMAP_CAN1_1() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_CAN_REMAP, AFIO_MAPR_CAN_REMAP_REMAP1)
Kojto 96:487b796308b0 313
Kojto 96:487b796308b0 314 /**
Kojto 96:487b796308b0 315 * @brief Enable or disable the remapping of CAN alternate function CAN_RX and CAN_TX in devices with a single CAN interface.
Kojto 96:487b796308b0 316 * @note CASE 2: CAN_RX mapped to PB8, CAN_TX mapped to PB9 (not available on 36-pin package)
Kojto 96:487b796308b0 317 * @retval None
Kojto 96:487b796308b0 318 */
Kojto 96:487b796308b0 319 #define __HAL_AFIO_REMAP_CAN1_2() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_CAN_REMAP, AFIO_MAPR_CAN_REMAP_REMAP2)
Kojto 96:487b796308b0 320
Kojto 96:487b796308b0 321 /**
Kojto 96:487b796308b0 322 * @brief Enable or disable the remapping of CAN alternate function CAN_RX and CAN_TX in devices with a single CAN interface.
Kojto 96:487b796308b0 323 * @note CASE 3: CAN_RX mapped to PD0, CAN_TX mapped to PD1
Kojto 96:487b796308b0 324 * @retval None
Kojto 96:487b796308b0 325 */
Kojto 96:487b796308b0 326 #define __HAL_AFIO_REMAP_CAN1_3() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_CAN_REMAP, AFIO_MAPR_CAN_REMAP_REMAP3)
Kojto 96:487b796308b0 327 #endif
Kojto 96:487b796308b0 328
Kojto 96:487b796308b0 329 /**
Kojto 96:487b796308b0 330 * @brief Enable the remapping of PD0 and PD1. When the HSE oscillator is not used
Kojto 96:487b796308b0 331 * (application running on internal 8 MHz RC) PD0 and PD1 can be mapped on OSC_IN and
Kojto 96:487b796308b0 332 * OSC_OUT. This is available only on 36, 48 and 64 pins packages (PD0 and PD1 are available
Kojto 96:487b796308b0 333 * on 100-pin and 144-pin packages, no need for remapping).
Kojto 96:487b796308b0 334 * @note ENABLE: PD0 remapped on OSC_IN, PD1 remapped on OSC_OUT.
Kojto 96:487b796308b0 335 * @retval None
Kojto 96:487b796308b0 336 */
Kojto 96:487b796308b0 337 #define __HAL_AFIO_REMAP_PD01_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_PD01_REMAP)
Kojto 96:487b796308b0 338
Kojto 96:487b796308b0 339 /**
Kojto 96:487b796308b0 340 * @brief Disable the remapping of PD0 and PD1. When the HSE oscillator is not used
Kojto 96:487b796308b0 341 * (application running on internal 8 MHz RC) PD0 and PD1 can be mapped on OSC_IN and
Kojto 96:487b796308b0 342 * OSC_OUT. This is available only on 36, 48 and 64 pins packages (PD0 and PD1 are available
Kojto 96:487b796308b0 343 * on 100-pin and 144-pin packages, no need for remapping).
Kojto 96:487b796308b0 344 * @note DISABLE: No remapping of PD0 and PD1
Kojto 96:487b796308b0 345 * @retval None
Kojto 96:487b796308b0 346 */
Kojto 96:487b796308b0 347 #define __HAL_AFIO_REMAP_PD01_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_PD01_REMAP)
Kojto 96:487b796308b0 348
Kojto 96:487b796308b0 349 #if defined(AFIO_MAPR_TIM5CH4_IREMAP)
Kojto 96:487b796308b0 350 /**
Kojto 96:487b796308b0 351 * @brief Enable the remapping of TIM5CH4.
Kojto 96:487b796308b0 352 * @note ENABLE: LSI internal clock is connected to TIM5_CH4 input for calibration purpose.
Kojto 96:487b796308b0 353 * @note This function is available only in high density value line devices.
Kojto 96:487b796308b0 354 * @retval None
Kojto 96:487b796308b0 355 */
Kojto 96:487b796308b0 356 #define __HAL_AFIO_REMAP_TIM5CH4_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_TIM5CH4_IREMAP)
Kojto 96:487b796308b0 357
Kojto 96:487b796308b0 358 /**
Kojto 96:487b796308b0 359 * @brief Disable the remapping of TIM5CH4.
Kojto 96:487b796308b0 360 * @note DISABLE: TIM5_CH4 is connected to PA3
Kojto 96:487b796308b0 361 * @note This function is available only in high density value line devices.
Kojto 96:487b796308b0 362 * @retval None
Kojto 96:487b796308b0 363 */
Kojto 96:487b796308b0 364 #define __HAL_AFIO_REMAP_TIM5CH4_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_TIM5CH4_IREMAP)
Kojto 96:487b796308b0 365 #endif
Kojto 96:487b796308b0 366
Kojto 96:487b796308b0 367 #if defined(AFIO_MAPR_ETH_REMAP)
Kojto 96:487b796308b0 368 /**
Kojto 96:487b796308b0 369 * @brief Enable the remapping of Ethernet MAC connections with the PHY.
Kojto 96:487b796308b0 370 * @note ENABLE: Remap (RX_DV-CRS_DV/PD8, RXD0/PD9, RXD1/PD10, RXD2/PD11, RXD3/PD12)
Kojto 96:487b796308b0 371 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 372 * @retval None
Kojto 96:487b796308b0 373 */
Kojto 96:487b796308b0 374 #define __HAL_AFIO_REMAP_ETH_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ETH_REMAP)
Kojto 96:487b796308b0 375
Kojto 96:487b796308b0 376 /**
Kojto 96:487b796308b0 377 * @brief Disable the remapping of Ethernet MAC connections with the PHY.
Kojto 96:487b796308b0 378 * @note DISABLE: No remap (RX_DV-CRS_DV/PA7, RXD0/PC4, RXD1/PC5, RXD2/PB0, RXD3/PB1)
Kojto 96:487b796308b0 379 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 380 * @retval None
Kojto 96:487b796308b0 381 */
Kojto 96:487b796308b0 382 #define __HAL_AFIO_REMAP_ETH_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ETH_REMAP)
Kojto 96:487b796308b0 383 #endif
Kojto 96:487b796308b0 384
Kojto 96:487b796308b0 385 #if defined(AFIO_MAPR_CAN2_REMAP)
Kojto 96:487b796308b0 386
Kojto 96:487b796308b0 387 /**
Kojto 96:487b796308b0 388 * @brief Enable the remapping of CAN2 alternate function CAN2_RX and CAN2_TX.
Kojto 96:487b796308b0 389 * @note ENABLE: Remap (CAN2_RX/PB5, CAN2_TX/PB6)
Kojto 96:487b796308b0 390 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 391 * @retval None
Kojto 96:487b796308b0 392 */
Kojto 96:487b796308b0 393 #define __HAL_AFIO_REMAP_CAN2_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_CAN2_REMAP)
Kojto 96:487b796308b0 394
Kojto 96:487b796308b0 395 /**
Kojto 96:487b796308b0 396 * @brief Disable the remapping of CAN2 alternate function CAN2_RX and CAN2_TX.
Kojto 96:487b796308b0 397 * @note DISABLE: No remap (CAN2_RX/PB12, CAN2_TX/PB13)
Kojto 96:487b796308b0 398 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 399 * @retval None
Kojto 96:487b796308b0 400 */
Kojto 96:487b796308b0 401 #define __HAL_AFIO_REMAP_CAN2_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_CAN2_REMAP)
Kojto 96:487b796308b0 402 #endif
Kojto 96:487b796308b0 403
Kojto 96:487b796308b0 404 #if defined(AFIO_MAPR_MII_RMII_SEL)
Kojto 96:487b796308b0 405 /**
Kojto 96:487b796308b0 406 * @brief Configures the Ethernet MAC internally for use with an external MII or RMII PHY.
Kojto 96:487b796308b0 407 * @note ETH_RMII: Configure Ethernet MAC for connection with an RMII PHY
Kojto 96:487b796308b0 408 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 409 * @retval None
Kojto 96:487b796308b0 410 */
Kojto 96:487b796308b0 411 #define __HAL_AFIO_ETH_RMII() SET_BIT(AFIO->MAPR, AFIO_MAPR_MII_RMII_SEL)
Kojto 96:487b796308b0 412
Kojto 96:487b796308b0 413 /**
Kojto 96:487b796308b0 414 * @brief Configures the Ethernet MAC internally for use with an external MII or RMII PHY.
Kojto 96:487b796308b0 415 * @note ETH_MII: Configure Ethernet MAC for connection with an MII PHY
Kojto 96:487b796308b0 416 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 417 * @retval None
Kojto 96:487b796308b0 418 */
Kojto 96:487b796308b0 419 #define __HAL_AFIO_ETH_MII() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_MII_RMII_SEL)
Kojto 96:487b796308b0 420 #endif
Kojto 96:487b796308b0 421
Kojto 96:487b796308b0 422 /**
Kojto 96:487b796308b0 423 * @brief Enable the remapping of ADC1_ETRGINJ (ADC 1 External trigger injected conversion).
Kojto 96:487b796308b0 424 * @note ENABLE: ADC1 External Event injected conversion is connected to TIM8 Channel4.
Kojto 96:487b796308b0 425 * @retval None
Kojto 96:487b796308b0 426 */
Kojto 96:487b796308b0 427 #define __HAL_AFIO_REMAP_ADC1_ETRGINJ_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ADC1_ETRGINJ_REMAP)
Kojto 96:487b796308b0 428
Kojto 96:487b796308b0 429 /**
Kojto 96:487b796308b0 430 * @brief Disable the remapping of ADC1_ETRGINJ (ADC 1 External trigger injected conversion).
Kojto 96:487b796308b0 431 * @note DISABLE: ADC1 External trigger injected conversion is connected to EXTI15
Kojto 96:487b796308b0 432 * @retval None
Kojto 96:487b796308b0 433 */
Kojto 96:487b796308b0 434 #define __HAL_AFIO_REMAP_ADC1_ETRGINJ_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ADC1_ETRGINJ_REMAP)
Kojto 96:487b796308b0 435
Kojto 96:487b796308b0 436 /**
Kojto 96:487b796308b0 437 * @brief Enable the remapping of ADC1_ETRGREG (ADC 1 External trigger regular conversion).
Kojto 96:487b796308b0 438 * @note ENABLE: ADC1 External Event regular conversion is connected to TIM8 TRG0.
Kojto 96:487b796308b0 439 * @retval None
Kojto 96:487b796308b0 440 */
Kojto 96:487b796308b0 441 #define __HAL_AFIO_REMAP_ADC1_ETRGREG_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ADC1_ETRGREG_REMAP)
Kojto 96:487b796308b0 442
Kojto 96:487b796308b0 443 /**
Kojto 96:487b796308b0 444 * @brief Disable the remapping of ADC1_ETRGREG (ADC 1 External trigger regular conversion).
Kojto 96:487b796308b0 445 * @note DISABLE: ADC1 External trigger regular conversion is connected to EXTI11
Kojto 96:487b796308b0 446 * @retval None
Kojto 96:487b796308b0 447 */
Kojto 96:487b796308b0 448 #define __HAL_AFIO_REMAP_ADC1_ETRGREG_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ADC1_ETRGREG_REMAP)
Kojto 96:487b796308b0 449
Kojto 96:487b796308b0 450 #if defined(AFIO_MAPR_ADC2_ETRGINJ_REMAP)
Kojto 96:487b796308b0 451
Kojto 96:487b796308b0 452 /**
Kojto 96:487b796308b0 453 * @brief Enable the remapping of ADC2_ETRGREG (ADC 2 External trigger injected conversion).
Kojto 96:487b796308b0 454 * @note ENABLE: ADC2 External Event injected conversion is connected to TIM8 Channel4.
Kojto 96:487b796308b0 455 * @retval None
Kojto 96:487b796308b0 456 */
Kojto 96:487b796308b0 457 #define __HAL_AFIO_REMAP_ADC2_ETRGINJ_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ADC2_ETRGINJ_REMAP)
Kojto 96:487b796308b0 458
Kojto 96:487b796308b0 459 /**
Kojto 96:487b796308b0 460 * @brief Disable the remapping of ADC2_ETRGREG (ADC 2 External trigger injected conversion).
Kojto 96:487b796308b0 461 * @note DISABLE: ADC2 External trigger injected conversion is connected to EXTI15
Kojto 96:487b796308b0 462 * @retval None
Kojto 96:487b796308b0 463 */
Kojto 96:487b796308b0 464 #define __HAL_AFIO_REMAP_ADC2_ETRGINJ_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ADC2_ETRGINJ_REMAP)
Kojto 96:487b796308b0 465 #endif
Kojto 96:487b796308b0 466
Kojto 96:487b796308b0 467 #if defined (AFIO_MAPR_ADC2_ETRGREG_REMAP)
Kojto 96:487b796308b0 468
Kojto 96:487b796308b0 469 /**
Kojto 96:487b796308b0 470 * @brief Enable the remapping of ADC2_ETRGREG (ADC 2 External trigger regular conversion).
Kojto 96:487b796308b0 471 * @note ENABLE: ADC2 External Event regular conversion is connected to TIM8 TRG0.
Kojto 96:487b796308b0 472 * @retval None
Kojto 96:487b796308b0 473 */
Kojto 96:487b796308b0 474 #define __HAL_AFIO_REMAP_ADC2_ETRGREG_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_ADC2_ETRGREG_REMAP)
Kojto 96:487b796308b0 475
Kojto 96:487b796308b0 476 /**
Kojto 96:487b796308b0 477 * @brief Disable the remapping of ADC2_ETRGREG (ADC 2 External trigger regular conversion).
Kojto 96:487b796308b0 478 * @note DISABLE: ADC2 External trigger regular conversion is connected to EXTI11
Kojto 96:487b796308b0 479 * @retval None
Kojto 96:487b796308b0 480 */
Kojto 96:487b796308b0 481 #define __HAL_AFIO_REMAP_ADC2_ETRGREG_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_ADC2_ETRGREG_REMAP)
Kojto 96:487b796308b0 482 #endif
Kojto 96:487b796308b0 483
Kojto 96:487b796308b0 484 /**
Kojto 96:487b796308b0 485 * @brief Enable the Serial wire JTAG configuration
Kojto 96:487b796308b0 486 * @note ENABLE: Full SWJ (JTAG-DP + SW-DP): Reset State
Kojto 96:487b796308b0 487 * @retval None
Kojto 96:487b796308b0 488 */
Kojto 96:487b796308b0 489 #define __HAL_AFIO_REMAP_SWJ_ENABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_SWJ_CFG, AFIO_MAPR_SWJ_CFG_RESET)
Kojto 96:487b796308b0 490
Kojto 96:487b796308b0 491 /**
Kojto 96:487b796308b0 492 * @brief Enable the Serial wire JTAG configuration
Kojto 96:487b796308b0 493 * @note NONJTRST: Full SWJ (JTAG-DP + SW-DP) but without NJTRST
Kojto 96:487b796308b0 494 * @retval None
Kojto 96:487b796308b0 495 */
Kojto 96:487b796308b0 496 #define __HAL_AFIO_REMAP_SWJ_NONJTRST() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_SWJ_CFG, AFIO_MAPR_SWJ_CFG_NOJNTRST)
Kojto 96:487b796308b0 497
Kojto 96:487b796308b0 498 /**
Kojto 96:487b796308b0 499 * @brief Enable the Serial wire JTAG configuration
Kojto 96:487b796308b0 500 * @note NOJTAG: JTAG-DP Disabled and SW-DP Enabled
Kojto 96:487b796308b0 501 * @retval None
Kojto 96:487b796308b0 502 */
Kojto 96:487b796308b0 503 #define __HAL_AFIO_REMAP_SWJ_NOJTAG() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_SWJ_CFG, AFIO_MAPR_SWJ_CFG_JTAGDISABLE)
Kojto 96:487b796308b0 504
Kojto 96:487b796308b0 505 /**
Kojto 96:487b796308b0 506 * @brief Disable the Serial wire JTAG configuration
Kojto 96:487b796308b0 507 * @note DISABLE: JTAG-DP Disabled and SW-DP Disabled
Kojto 96:487b796308b0 508 * @retval None
Kojto 96:487b796308b0 509 */
Kojto 96:487b796308b0 510 #define __HAL_AFIO_REMAP_SWJ_DISABLE() MODIFY_REG(AFIO->MAPR, AFIO_MAPR_SWJ_CFG, AFIO_MAPR_SWJ_CFG_DISABLE)
Kojto 96:487b796308b0 511
Kojto 96:487b796308b0 512 #if defined(AFIO_MAPR_SPI3_REMAP)
Kojto 96:487b796308b0 513
Kojto 96:487b796308b0 514 /**
Kojto 96:487b796308b0 515 * @brief Enable the remapping of SPI3 alternate functions SPI3_NSS/I2S3_WS, SPI3_SCK/I2S3_CK, SPI3_MISO, SPI3_MOSI/I2S3_SD.
Kojto 96:487b796308b0 516 * @note ENABLE: Remap (SPI3_NSS-I2S3_WS/PA4, SPI3_SCK-I2S3_CK/PC10, SPI3_MISO/PC11, SPI3_MOSI-I2S3_SD/PC12)
Kojto 96:487b796308b0 517 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 518 * @retval None
Kojto 96:487b796308b0 519 */
Kojto 96:487b796308b0 520 #define __HAL_AFIO_REMAP_SPI3_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_SPI3_REMAP)
Kojto 96:487b796308b0 521
Kojto 96:487b796308b0 522 /**
Kojto 96:487b796308b0 523 * @brief Disable the remapping of SPI3 alternate functions SPI3_NSS/I2S3_WS, SPI3_SCK/I2S3_CK, SPI3_MISO, SPI3_MOSI/I2S3_SD.
Kojto 96:487b796308b0 524 * @note DISABLE: No remap (SPI3_NSS-I2S3_WS/PA15, SPI3_SCK-I2S3_CK/PB3, SPI3_MISO/PB4, SPI3_MOSI-I2S3_SD/PB5).
Kojto 96:487b796308b0 525 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 526 * @retval None
Kojto 96:487b796308b0 527 */
Kojto 96:487b796308b0 528 #define __HAL_AFIO_REMAP_SPI3_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_SPI3_REMAP)
Kojto 96:487b796308b0 529 #endif
Kojto 96:487b796308b0 530
Kojto 96:487b796308b0 531 #if defined(AFIO_MAPR_TIM2ITR1_IREMAP)
Kojto 96:487b796308b0 532
Kojto 96:487b796308b0 533 /**
Kojto 96:487b796308b0 534 * @brief Control of TIM2_ITR1 internal mapping.
Kojto 96:487b796308b0 535 * @note TO_USB: Connect USB OTG SOF (Start of Frame) output to TIM2_ITR1 for calibration purposes.
Kojto 96:487b796308b0 536 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 537 * @retval None
Kojto 96:487b796308b0 538 */
Kojto 96:487b796308b0 539 #define __HAL_AFIO_TIM2ITR1_TO_USB() SET_BIT(AFIO->MAPR, AFIO_MAPR_TIM2ITR1_IREMAP)
Kojto 96:487b796308b0 540
Kojto 96:487b796308b0 541 /**
Kojto 96:487b796308b0 542 * @brief Control of TIM2_ITR1 internal mapping.
Kojto 96:487b796308b0 543 * @note TO_ETH: Connect TIM2_ITR1 internally to the Ethernet PTP output for calibration purposes.
Kojto 96:487b796308b0 544 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 545 * @retval None
Kojto 96:487b796308b0 546 */
Kojto 96:487b796308b0 547 #define __HAL_AFIO_TIM2ITR1_TO_ETH() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_TIM2ITR1_IREMAP)
Kojto 96:487b796308b0 548 #endif
Kojto 96:487b796308b0 549
Kojto 96:487b796308b0 550 #if defined(AFIO_MAPR_PTP_PPS_REMAP)
Kojto 96:487b796308b0 551
Kojto 96:487b796308b0 552 /**
Kojto 96:487b796308b0 553 * @brief Enable the remapping of ADC2_ETRGREG (ADC 2 External trigger regular conversion).
Kojto 96:487b796308b0 554 * @note ENABLE: PTP_PPS is output on PB5 pin.
Kojto 96:487b796308b0 555 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 556 * @retval None
Kojto 96:487b796308b0 557 */
Kojto 96:487b796308b0 558 #define __HAL_AFIO_ETH_PTP_PPS_ENABLE() SET_BIT(AFIO->MAPR, AFIO_MAPR_PTP_PPS_REMAP)
Kojto 96:487b796308b0 559
Kojto 96:487b796308b0 560 /**
Kojto 96:487b796308b0 561 * @brief Disable the remapping of ADC2_ETRGREG (ADC 2 External trigger regular conversion).
Kojto 96:487b796308b0 562 * @note DISABLE: PTP_PPS not output on PB5 pin.
Kojto 96:487b796308b0 563 * @note This bit is available only in connectivity line devices and is reserved otherwise.
Kojto 96:487b796308b0 564 * @retval None
Kojto 96:487b796308b0 565 */
Kojto 96:487b796308b0 566 #define __HAL_AFIO_ETH_PTP_PPS_DISABLE() CLEAR_BIT(AFIO->MAPR, AFIO_MAPR_PTP_PPS_REMAP)
Kojto 96:487b796308b0 567 #endif
Kojto 96:487b796308b0 568
Kojto 96:487b796308b0 569 #if defined(AFIO_MAPR2_TIM9_REMAP)
Kojto 96:487b796308b0 570
Kojto 96:487b796308b0 571 /**
Kojto 96:487b796308b0 572 * @brief Enable the remapping of TIM9_CH1 and TIM9_CH2.
Kojto 96:487b796308b0 573 * @note ENABLE: Remap (TIM9_CH1 on PE5 and TIM9_CH2 on PE6).
Kojto 96:487b796308b0 574 * @retval None
Kojto 96:487b796308b0 575 */
Kojto 96:487b796308b0 576 #define __HAL_AFIO_REMAP_TIM9_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM9_REMAP)
Kojto 96:487b796308b0 577
Kojto 96:487b796308b0 578 /**
Kojto 96:487b796308b0 579 * @brief Disable the remapping of TIM9_CH1 and TIM9_CH2.
Kojto 96:487b796308b0 580 * @note DISABLE: No remap (TIM9_CH1 on PA2 and TIM9_CH2 on PA3).
Kojto 96:487b796308b0 581 * @retval None
Kojto 96:487b796308b0 582 */
Kojto 96:487b796308b0 583 #define __HAL_AFIO_REMAP_TIM9_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM9_REMAP)
Kojto 96:487b796308b0 584 #endif
Kojto 96:487b796308b0 585
Kojto 96:487b796308b0 586 #if defined(AFIO_MAPR2_TIM10_REMAP)
Kojto 96:487b796308b0 587
Kojto 96:487b796308b0 588 /**
Kojto 96:487b796308b0 589 * @brief Enable the remapping of TIM10_CH1.
Kojto 96:487b796308b0 590 * @note ENABLE: Remap (TIM10_CH1 on PF6).
Kojto 96:487b796308b0 591 * @retval None
Kojto 96:487b796308b0 592 */
Kojto 96:487b796308b0 593 #define __HAL_AFIO_REMAP_TIM10_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM10_REMAP)
Kojto 96:487b796308b0 594
Kojto 96:487b796308b0 595 /**
Kojto 96:487b796308b0 596 * @brief Disable the remapping of TIM10_CH1.
Kojto 96:487b796308b0 597 * @note DISABLE: No remap (TIM10_CH1 on PB8).
Kojto 96:487b796308b0 598 * @retval None
Kojto 96:487b796308b0 599 */
Kojto 96:487b796308b0 600 #define __HAL_AFIO_REMAP_TIM10_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM10_REMAP)
Kojto 96:487b796308b0 601 #endif
Kojto 96:487b796308b0 602
Kojto 96:487b796308b0 603 #if defined(AFIO_MAPR2_TIM11_REMAP)
Kojto 96:487b796308b0 604 /**
Kojto 96:487b796308b0 605 * @brief Enable the remapping of TIM11_CH1.
Kojto 96:487b796308b0 606 * @note ENABLE: Remap (TIM11_CH1 on PF7).
Kojto 96:487b796308b0 607 * @retval None
Kojto 96:487b796308b0 608 */
Kojto 96:487b796308b0 609 #define __HAL_AFIO_REMAP_TIM11_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM11_REMAP)
Kojto 96:487b796308b0 610
Kojto 96:487b796308b0 611 /**
Kojto 96:487b796308b0 612 * @brief Disable the remapping of TIM11_CH1.
Kojto 96:487b796308b0 613 * @note DISABLE: No remap (TIM11_CH1 on PB9).
Kojto 96:487b796308b0 614 * @retval None
Kojto 96:487b796308b0 615 */
Kojto 96:487b796308b0 616 #define __HAL_AFIO_REMAP_TIM11_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM11_REMAP)
Kojto 96:487b796308b0 617 #endif
Kojto 96:487b796308b0 618
Kojto 96:487b796308b0 619 #if defined(AFIO_MAPR2_TIM13_REMAP)
Kojto 96:487b796308b0 620
Kojto 96:487b796308b0 621 /**
Kojto 96:487b796308b0 622 * @brief Enable the remapping of TIM13_CH1.
Kojto 96:487b796308b0 623 * @note ENABLE: Remap STM32F100:(TIM13_CH1 on PF8). Others:(TIM13_CH1 on PB0).
Kojto 96:487b796308b0 624 * @retval None
Kojto 96:487b796308b0 625 */
Kojto 96:487b796308b0 626 #define __HAL_AFIO_REMAP_TIM13_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM13_REMAP)
Kojto 96:487b796308b0 627
Kojto 96:487b796308b0 628 /**
Kojto 96:487b796308b0 629 * @brief Disable the remapping of TIM13_CH1.
Kojto 96:487b796308b0 630 * @note DISABLE: No remap STM32F100:(TIM13_CH1 on PA6). Others:(TIM13_CH1 on PC8).
Kojto 96:487b796308b0 631 * @retval None
Kojto 96:487b796308b0 632 */
Kojto 96:487b796308b0 633 #define __HAL_AFIO_REMAP_TIM13_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM13_REMAP)
Kojto 96:487b796308b0 634 #endif
Kojto 96:487b796308b0 635
Kojto 96:487b796308b0 636 #if defined(AFIO_MAPR2_TIM14_REMAP)
Kojto 96:487b796308b0 637
Kojto 96:487b796308b0 638 /**
Kojto 96:487b796308b0 639 * @brief Enable the remapping of TIM14_CH1.
Kojto 96:487b796308b0 640 * @note ENABLE: Remap STM32F100:(TIM14_CH1 on PB1). Others:(TIM14_CH1 on PF9).
Kojto 96:487b796308b0 641 * @retval None
Kojto 96:487b796308b0 642 */
Kojto 96:487b796308b0 643 #define __HAL_AFIO_REMAP_TIM14_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM14_REMAP)
Kojto 96:487b796308b0 644
Kojto 96:487b796308b0 645 /**
Kojto 96:487b796308b0 646 * @brief Disable the remapping of TIM14_CH1.
Kojto 96:487b796308b0 647 * @note DISABLE: No remap STM32F100:(TIM14_CH1 on PC9). Others:(TIM14_CH1 on PA7).
Kojto 96:487b796308b0 648 * @retval None
Kojto 96:487b796308b0 649 */
Kojto 96:487b796308b0 650 #define __HAL_AFIO_REMAP_TIM14_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM14_REMAP)
Kojto 96:487b796308b0 651 #endif
Kojto 96:487b796308b0 652
Kojto 96:487b796308b0 653 #if defined(AFIO_MAPR2_FSMC_NADV_REMAP)
Kojto 96:487b796308b0 654
Kojto 96:487b796308b0 655 /**
Kojto 96:487b796308b0 656 * @brief Controls the use of the optional FSMC_NADV signal.
Kojto 96:487b796308b0 657 * @note DISCONNECTED: The NADV signal is not connected. The I/O pin can be used by another peripheral.
Kojto 96:487b796308b0 658 * @retval None
Kojto 96:487b796308b0 659 */
Kojto 96:487b796308b0 660 #define __HAL_AFIO_FSMCNADV_DISCONNECTED() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_FSMC_NADV_REMAP)
Kojto 96:487b796308b0 661
Kojto 96:487b796308b0 662 /**
Kojto 96:487b796308b0 663 * @brief Controls the use of the optional FSMC_NADV signal.
Kojto 96:487b796308b0 664 * @note CONNECTED: The NADV signal is connected to the output (default).
Kojto 96:487b796308b0 665 * @retval None
Kojto 96:487b796308b0 666 */
Kojto 96:487b796308b0 667 #define __HAL_AFIO_FSMCNADV_CONNECTED() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_FSMC_NADV_REMAP)
Kojto 96:487b796308b0 668 #endif
Kojto 96:487b796308b0 669
Kojto 96:487b796308b0 670 #if defined(AFIO_MAPR2_TIM15_REMAP)
Kojto 96:487b796308b0 671
Kojto 96:487b796308b0 672 /**
Kojto 96:487b796308b0 673 * @brief Enable the remapping of TIM15_CH1 and TIM15_CH2.
Kojto 96:487b796308b0 674 * @note ENABLE: Remap (TIM15_CH1 on PB14 and TIM15_CH2 on PB15).
Kojto 96:487b796308b0 675 * @retval None
Kojto 96:487b796308b0 676 */
Kojto 96:487b796308b0 677 #define __HAL_AFIO_REMAP_TIM15_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM15_REMAP)
Kojto 96:487b796308b0 678
Kojto 96:487b796308b0 679 /**
Kojto 96:487b796308b0 680 * @brief Disable the remapping of TIM15_CH1 and TIM15_CH2.
Kojto 96:487b796308b0 681 * @note DISABLE: No remap (TIM15_CH1 on PA2 and TIM15_CH2 on PA3).
Kojto 96:487b796308b0 682 * @retval None
Kojto 96:487b796308b0 683 */
Kojto 96:487b796308b0 684 #define __HAL_AFIO_REMAP_TIM15_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM15_REMAP)
Kojto 96:487b796308b0 685 #endif
Kojto 96:487b796308b0 686
Kojto 96:487b796308b0 687 #if defined(AFIO_MAPR2_TIM16_REMAP)
Kojto 96:487b796308b0 688
Kojto 96:487b796308b0 689 /**
Kojto 96:487b796308b0 690 * @brief Enable the remapping of TIM16_CH1.
Kojto 96:487b796308b0 691 * @note ENABLE: Remap (TIM16_CH1 on PA6).
Kojto 96:487b796308b0 692 * @retval None
Kojto 96:487b796308b0 693 */
Kojto 96:487b796308b0 694 #define __HAL_AFIO_REMAP_TIM16_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM16_REMAP)
Kojto 96:487b796308b0 695
Kojto 96:487b796308b0 696 /**
Kojto 96:487b796308b0 697 * @brief Disable the remapping of TIM16_CH1.
Kojto 96:487b796308b0 698 * @note DISABLE: No remap (TIM16_CH1 on PB8).
Kojto 96:487b796308b0 699 * @retval None
Kojto 96:487b796308b0 700 */
Kojto 96:487b796308b0 701 #define __HAL_AFIO_REMAP_TIM16_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM16_REMAP)
Kojto 96:487b796308b0 702 #endif
Kojto 96:487b796308b0 703
Kojto 96:487b796308b0 704 #if defined(AFIO_MAPR2_TIM17_REMAP)
Kojto 96:487b796308b0 705
Kojto 96:487b796308b0 706 /**
Kojto 96:487b796308b0 707 * @brief Enable the remapping of TIM17_CH1.
Kojto 96:487b796308b0 708 * @note ENABLE: Remap (TIM17_CH1 on PA7).
Kojto 96:487b796308b0 709 * @retval None
Kojto 96:487b796308b0 710 */
Kojto 96:487b796308b0 711 #define __HAL_AFIO_REMAP_TIM17_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM17_REMAP)
Kojto 96:487b796308b0 712
Kojto 96:487b796308b0 713 /**
Kojto 96:487b796308b0 714 * @brief Disable the remapping of TIM17_CH1.
Kojto 96:487b796308b0 715 * @note DISABLE: No remap (TIM17_CH1 on PB9).
Kojto 96:487b796308b0 716 * @retval None
Kojto 96:487b796308b0 717 */
Kojto 96:487b796308b0 718 #define __HAL_AFIO_REMAP_TIM17_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM17_REMAP)
Kojto 96:487b796308b0 719 #endif
Kojto 96:487b796308b0 720
Kojto 96:487b796308b0 721 #if defined(AFIO_MAPR2_CEC_REMAP)
Kojto 96:487b796308b0 722
Kojto 96:487b796308b0 723 /**
Kojto 96:487b796308b0 724 * @brief Enable the remapping of CEC.
Kojto 96:487b796308b0 725 * @note ENABLE: Remap (CEC on PB10).
Kojto 96:487b796308b0 726 * @retval None
Kojto 96:487b796308b0 727 */
Kojto 96:487b796308b0 728 #define __HAL_AFIO_REMAP_CEC_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_CEC_REMAP)
Kojto 96:487b796308b0 729
Kojto 96:487b796308b0 730 /**
Kojto 96:487b796308b0 731 * @brief Disable the remapping of CEC.
Kojto 96:487b796308b0 732 * @note DISABLE: No remap (CEC on PB8).
Kojto 96:487b796308b0 733 * @retval None
Kojto 96:487b796308b0 734 */
Kojto 96:487b796308b0 735 #define __HAL_AFIO_REMAP_CEC_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_CEC_REMAP)
Kojto 96:487b796308b0 736 #endif
Kojto 96:487b796308b0 737
Kojto 96:487b796308b0 738 #if defined(AFIO_MAPR2_TIM1_DMA_REMAP)
Kojto 96:487b796308b0 739
Kojto 96:487b796308b0 740 /**
Kojto 96:487b796308b0 741 * @brief Controls the mapping of the TIM1_CH1 TIM1_CH2 DMA requests onto the DMA1 channels.
Kojto 96:487b796308b0 742 * @note ENABLE: Remap (TIM1_CH1 DMA request/DMA1 Channel6, TIM1_CH2 DMA request/DMA1 Channel6)
Kojto 96:487b796308b0 743 * @retval None
Kojto 96:487b796308b0 744 */
Kojto 96:487b796308b0 745 #define __HAL_AFIO_REMAP_TIM1DMA_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM1_DMA_REMAP)
Kojto 96:487b796308b0 746
Kojto 96:487b796308b0 747 /**
Kojto 96:487b796308b0 748 * @brief Controls the mapping of the TIM1_CH1 TIM1_CH2 DMA requests onto the DMA1 channels.
Kojto 96:487b796308b0 749 * @note DISABLE: No remap (TIM1_CH1 DMA request/DMA1 Channel2, TIM1_CH2 DMA request/DMA1 Channel3).
Kojto 96:487b796308b0 750 * @retval None
Kojto 96:487b796308b0 751 */
Kojto 96:487b796308b0 752 #define __HAL_AFIO_REMAP_TIM1DMA_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM1_DMA_REMAP)
Kojto 96:487b796308b0 753 #endif
Kojto 96:487b796308b0 754
Kojto 96:487b796308b0 755 #if defined(AFIO_MAPR2_TIM67_DAC_DMA_REMAP)
Kojto 96:487b796308b0 756
Kojto 96:487b796308b0 757 /**
Kojto 96:487b796308b0 758 * @brief Controls the mapping of the TIM6_DAC1 and TIM7_DAC2 DMA requests onto the DMA1 channels.
Kojto 96:487b796308b0 759 * @note ENABLE: Remap (TIM6_DAC1 DMA request/DMA1 Channel3, TIM7_DAC2 DMA request/DMA1 Channel4)
Kojto 96:487b796308b0 760 * @retval None
Kojto 96:487b796308b0 761 */
Kojto 96:487b796308b0 762 #define __HAL_AFIO_REMAP_TIM67DACDMA_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM67_DAC_DMA_REMAP)
Kojto 96:487b796308b0 763
Kojto 96:487b796308b0 764 /**
Kojto 96:487b796308b0 765 * @brief Controls the mapping of the TIM6_DAC1 and TIM7_DAC2 DMA requests onto the DMA1 channels.
Kojto 96:487b796308b0 766 * @note DISABLE: No remap (TIM6_DAC1 DMA request/DMA2 Channel3, TIM7_DAC2 DMA request/DMA2 Channel4)
Kojto 96:487b796308b0 767 * @retval None
Kojto 96:487b796308b0 768 */
Kojto 96:487b796308b0 769 #define __HAL_AFIO_REMAP_TIM67DACDMA_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM67_DAC_DMA_REMAP)
Kojto 96:487b796308b0 770 #endif
Kojto 96:487b796308b0 771
Kojto 96:487b796308b0 772 #if defined(AFIO_MAPR2_TIM12_REMAP)
Kojto 96:487b796308b0 773
Kojto 96:487b796308b0 774 /**
Kojto 96:487b796308b0 775 * @brief Enable the remapping of TIM12_CH1 and TIM12_CH2.
Kojto 96:487b796308b0 776 * @note ENABLE: Remap (TIM12_CH1 on PB12 and TIM12_CH2 on PB13).
Kojto 96:487b796308b0 777 * @note This bit is available only in high density value line devices.
Kojto 96:487b796308b0 778 * @retval None
Kojto 96:487b796308b0 779 */
Kojto 96:487b796308b0 780 #define __HAL_AFIO_REMAP_TIM12_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM12_REMAP)
Kojto 96:487b796308b0 781
Kojto 96:487b796308b0 782 /**
Kojto 96:487b796308b0 783 * @brief Disable the remapping of TIM12_CH1 and TIM12_CH2.
Kojto 96:487b796308b0 784 * @note DISABLE: No remap (TIM12_CH1 on PC4 and TIM12_CH2 on PC5).
Kojto 96:487b796308b0 785 * @note This bit is available only in high density value line devices.
Kojto 96:487b796308b0 786 * @retval None
Kojto 96:487b796308b0 787 */
Kojto 96:487b796308b0 788 #define __HAL_AFIO_REMAP_TIM12_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_TIM12_REMAP)
Kojto 96:487b796308b0 789 #endif
Kojto 96:487b796308b0 790
Kojto 96:487b796308b0 791 #if defined(AFIO_MAPR2_MISC_REMAP)
Kojto 96:487b796308b0 792
Kojto 96:487b796308b0 793 /**
Kojto 96:487b796308b0 794 * @brief Miscellaneous features remapping.
Kojto 96:487b796308b0 795 * This bit is set and cleared by software. It controls miscellaneous features.
Kojto 96:487b796308b0 796 * The DMA2 channel 5 interrupt position in the vector table.
Kojto 96:487b796308b0 797 * The timer selection for DAC trigger 3 (TSEL[2:0] = 011, for more details refer to the DAC_CR register).
Kojto 96:487b796308b0 798 * @note ENABLE: DMA2 channel 5 interrupt is mapped separately at position 60 and TIM15 TRGO event is
Kojto 96:487b796308b0 799 * selected as DAC Trigger 3, TIM15 triggers TIM1/3.
Kojto 96:487b796308b0 800 * @note This bit is available only in high density value line devices.
Kojto 96:487b796308b0 801 * @retval None
Kojto 96:487b796308b0 802 */
Kojto 96:487b796308b0 803 #define __HAL_AFIO_REMAP_MISC_ENABLE() SET_BIT(AFIO->MAPR2, AFIO_MAPR2_MISC_REMAP)
Kojto 96:487b796308b0 804
Kojto 96:487b796308b0 805 /**
Kojto 96:487b796308b0 806 * @brief Miscellaneous features remapping.
Kojto 96:487b796308b0 807 * This bit is set and cleared by software. It controls miscellaneous features.
Kojto 96:487b796308b0 808 * The DMA2 channel 5 interrupt position in the vector table.
Kojto 96:487b796308b0 809 * The timer selection for DAC trigger 3 (TSEL[2:0] = 011, for more details refer to the DAC_CR register).
Kojto 96:487b796308b0 810 * @note DISABLE: DMA2 channel 5 interrupt is mapped with DMA2 channel 4 at position 59, TIM5 TRGO
Kojto 96:487b796308b0 811 * event is selected as DAC Trigger 3, TIM5 triggers TIM1/3.
Kojto 96:487b796308b0 812 * @note This bit is available only in high density value line devices.
Kojto 96:487b796308b0 813 * @retval None
Kojto 96:487b796308b0 814 */
Kojto 96:487b796308b0 815 #define __HAL_AFIO_REMAP_MISC_DISABLE() CLEAR_BIT(AFIO->MAPR2, AFIO_MAPR2_MISC_REMAP)
Kojto 96:487b796308b0 816 #endif
Kojto 96:487b796308b0 817
Kojto 96:487b796308b0 818 /**
Kojto 96:487b796308b0 819 * @}
Kojto 96:487b796308b0 820 */
Kojto 96:487b796308b0 821
Kojto 96:487b796308b0 822 /**
Kojto 96:487b796308b0 823 * @}
Kojto 96:487b796308b0 824 */
Kojto 96:487b796308b0 825
Kojto 96:487b796308b0 826 /** @defgroup GPIOEx_Private_Macros GPIOEx Private Macros
Kojto 96:487b796308b0 827 * @{
Kojto 96:487b796308b0 828 */
Kojto 96:487b796308b0 829 #if defined(STM32F101x6) || defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)
Kojto 96:487b796308b0 830 #define GPIO_GET_INDEX(__GPIOx__) (((__GPIOx__) == (GPIOA))? 0U :\
Kojto 96:487b796308b0 831 ((__GPIOx__) == (GPIOB))? 1U :\
Kojto 96:487b796308b0 832 ((__GPIOx__) == (GPIOC))? 2U :3U)
Kojto 96:487b796308b0 833 #elif defined(STM32F100xB) || defined(STM32F101xB) || defined(STM32F103xB) || defined(STM32F105xC) || defined(STM32F107xC)
Kojto 96:487b796308b0 834 #define GPIO_GET_INDEX(__GPIOx__) (((__GPIOx__) == (GPIOA))? 0U :\
Kojto 96:487b796308b0 835 ((__GPIOx__) == (GPIOB))? 1U :\
Kojto 96:487b796308b0 836 ((__GPIOx__) == (GPIOC))? 2U :\
Kojto 96:487b796308b0 837 ((__GPIOx__) == (GPIOD))? 3U :4U)
Kojto 96:487b796308b0 838 #elif defined(STM32F100xE) || defined(STM32F101xE) || defined(STM32F101xG) || defined(STM32F103xE) || defined(STM32F103xG)
Kojto 96:487b796308b0 839 #define GPIO_GET_INDEX(__GPIOx__) (((__GPIOx__) == (GPIOA))? 0U :\
Kojto 96:487b796308b0 840 ((__GPIOx__) == (GPIOB))? 1U :\
Kojto 96:487b796308b0 841 ((__GPIOx__) == (GPIOC))? 2U :\
Kojto 96:487b796308b0 842 ((__GPIOx__) == (GPIOD))? 3U :\
Kojto 96:487b796308b0 843 ((__GPIOx__) == (GPIOE))? 4U :\
Kojto 96:487b796308b0 844 ((__GPIOx__) == (GPIOF))? 5U :6U)
Kojto 96:487b796308b0 845 #endif
Kojto 96:487b796308b0 846
Kojto 96:487b796308b0 847 /**
Kojto 96:487b796308b0 848 * @}
Kojto 96:487b796308b0 849 */
Kojto 96:487b796308b0 850
Kojto 96:487b796308b0 851 /* Exported macro ------------------------------------------------------------*/
Kojto 96:487b796308b0 852 /* Exported functions --------------------------------------------------------*/
Kojto 96:487b796308b0 853
Kojto 96:487b796308b0 854 /** @addtogroup GPIOEx_Exported_Functions
Kojto 96:487b796308b0 855 * @{
Kojto 96:487b796308b0 856 */
Kojto 96:487b796308b0 857
Kojto 96:487b796308b0 858 /** @addtogroup GPIOEx_Exported_Functions_Group1
Kojto 96:487b796308b0 859 * @{
Kojto 96:487b796308b0 860 */
Kojto 96:487b796308b0 861 void HAL_GPIOEx_ConfigEventout(uint32_t GPIO_PortSource, uint32_t GPIO_PinSource);
Kojto 96:487b796308b0 862 void HAL_GPIOEx_EnableEventout(void);
Kojto 96:487b796308b0 863 void HAL_GPIOEx_DisableEventout(void);
Kojto 96:487b796308b0 864
Kojto 96:487b796308b0 865 /**
Kojto 96:487b796308b0 866 * @}
Kojto 96:487b796308b0 867 */
Kojto 96:487b796308b0 868
Kojto 96:487b796308b0 869 /**
Kojto 96:487b796308b0 870 * @}
Kojto 96:487b796308b0 871 */
Kojto 96:487b796308b0 872
Kojto 96:487b796308b0 873 /**
Kojto 96:487b796308b0 874 * @}
Kojto 96:487b796308b0 875 */
Kojto 96:487b796308b0 876
Kojto 96:487b796308b0 877 /**
Kojto 96:487b796308b0 878 * @}
Kojto 96:487b796308b0 879 */
Kojto 96:487b796308b0 880
Kojto 96:487b796308b0 881 #ifdef __cplusplus
Kojto 96:487b796308b0 882 }
Kojto 96:487b796308b0 883 #endif
Kojto 96:487b796308b0 884
Kojto 96:487b796308b0 885 #endif /* __STM32F1xx_HAL_GPIO_EX_H */
Kojto 96:487b796308b0 886
Kojto 96:487b796308b0 887 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/