The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
Kojto
Date:
Thu Jul 07 14:34:11 2016 +0100
Revision:
122:f9eeca106725
Parent:
97:433970e64889
Release 122 of the mbed library

Changes:
- new targets - Nucleo L432KC, Beetle, Nucleo F446ZE, Nucleo L011K4
- Thread safety addition - mbed API should contain a statement about thread safety
- critical section API addition
- CAS API (core_util_atomic_incr/decr)
- DEVICE_ are generated from targets.json file, device.h deprecated
- Callback replaces FunctionPointer to provide std like interface
- mbed HAL API docs improvements
- toolchain - prexif attributes with MBED_
- add new attributes - packed, weak, forcedinline, align
- target.json - contains targets definitions
- ST - L1XX - Cube update to 1.5
- SPI clock selection fix (clock from APB domain)
- F7 - Cube update v1.4.0
- L0 - baudrate init fix
- L1 - Cube update v1.5
- F3 - baudrate init fix, 3 targets CAN support
- F4 - Cube update v1.12.0, 3 targets CAN support
- L4XX - Cube update v1.5.1
- F0 - update Cube to v1.5.0
- L4 - 2 targets (L476RG/VG) CAN support
- NXP - pwm clock fix for KSDK2 MCU
- LPC2368 - remove ARM toolchain support - due to regression
- KSDK2 - fix SPI , I2C address and repeat start
- Silabs - some fixes backported from mbed 3
- Renesas - RZ_A1H - SystemCoreClockUpdate addition

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 122:f9eeca106725 1 /*
Kojto 122:f9eeca106725 2 * Copyright (c) Nordic Semiconductor ASA
Kojto 97:433970e64889 3 * All rights reserved.
Kojto 97:433970e64889 4 *
Kojto 122:f9eeca106725 5 * Redistribution and use in source and binary forms, with or without modification,
Kojto 122:f9eeca106725 6 * are permitted provided that the following conditions are met:
Kojto 97:433970e64889 7 *
Kojto 122:f9eeca106725 8 * 1. Redistributions of source code must retain the above copyright notice, this
Kojto 122:f9eeca106725 9 * list of conditions and the following disclaimer.
Kojto 97:433970e64889 10 *
Kojto 122:f9eeca106725 11 * 2. Redistributions in binary form must reproduce the above copyright notice, this
Kojto 122:f9eeca106725 12 * list of conditions and the following disclaimer in the documentation and/or
Kojto 122:f9eeca106725 13 * other materials provided with the distribution.
emilmont 80:8e73be2a2ac1 14 *
Kojto 122:f9eeca106725 15 * 3. Neither the name of Nordic Semiconductor ASA nor the names of other
Kojto 122:f9eeca106725 16 * contributors to this software may be used to endorse or promote products
Kojto 122:f9eeca106725 17 * derived from this software without specific prior written permission.
Kojto 122:f9eeca106725 18 *
emilmont 80:8e73be2a2ac1 19 *
Kojto 122:f9eeca106725 20 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
Kojto 122:f9eeca106725 21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
Kojto 122:f9eeca106725 22 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 122:f9eeca106725 23 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
Kojto 122:f9eeca106725 24 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
Kojto 122:f9eeca106725 25 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
Kojto 122:f9eeca106725 26 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
Kojto 122:f9eeca106725 27 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
Kojto 122:f9eeca106725 28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
Kojto 122:f9eeca106725 29 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
emilmont 80:8e73be2a2ac1 30 *
emilmont 80:8e73be2a2ac1 31 */
emilmont 80:8e73be2a2ac1 32 #ifndef __NRF51_BITS_H
emilmont 80:8e73be2a2ac1 33 #define __NRF51_BITS_H
emilmont 80:8e73be2a2ac1 34
Kojto 122:f9eeca106725 35 /*lint ++flb "Enter library region" */
emilmont 80:8e73be2a2ac1 36
emilmont 80:8e73be2a2ac1 37 /* Peripheral: AAR */
emilmont 80:8e73be2a2ac1 38 /* Description: Accelerated Address Resolver. */
emilmont 80:8e73be2a2ac1 39
emilmont 80:8e73be2a2ac1 40 /* Register: AAR_INTENSET */
emilmont 80:8e73be2a2ac1 41 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 42
emilmont 80:8e73be2a2ac1 43 /* Bit 2 : Enable interrupt on NOTRESOLVED event. */
emilmont 80:8e73be2a2ac1 44 #define AAR_INTENSET_NOTRESOLVED_Pos (2UL) /*!< Position of NOTRESOLVED field. */
emilmont 80:8e73be2a2ac1 45 #define AAR_INTENSET_NOTRESOLVED_Msk (0x1UL << AAR_INTENSET_NOTRESOLVED_Pos) /*!< Bit mask of NOTRESOLVED field. */
emilmont 80:8e73be2a2ac1 46 #define AAR_INTENSET_NOTRESOLVED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 47 #define AAR_INTENSET_NOTRESOLVED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 48 #define AAR_INTENSET_NOTRESOLVED_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 49
emilmont 80:8e73be2a2ac1 50 /* Bit 1 : Enable interrupt on RESOLVED event. */
emilmont 80:8e73be2a2ac1 51 #define AAR_INTENSET_RESOLVED_Pos (1UL) /*!< Position of RESOLVED field. */
emilmont 80:8e73be2a2ac1 52 #define AAR_INTENSET_RESOLVED_Msk (0x1UL << AAR_INTENSET_RESOLVED_Pos) /*!< Bit mask of RESOLVED field. */
emilmont 80:8e73be2a2ac1 53 #define AAR_INTENSET_RESOLVED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 54 #define AAR_INTENSET_RESOLVED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 55 #define AAR_INTENSET_RESOLVED_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 56
emilmont 80:8e73be2a2ac1 57 /* Bit 0 : Enable interrupt on END event. */
emilmont 80:8e73be2a2ac1 58 #define AAR_INTENSET_END_Pos (0UL) /*!< Position of END field. */
emilmont 80:8e73be2a2ac1 59 #define AAR_INTENSET_END_Msk (0x1UL << AAR_INTENSET_END_Pos) /*!< Bit mask of END field. */
emilmont 80:8e73be2a2ac1 60 #define AAR_INTENSET_END_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 61 #define AAR_INTENSET_END_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 62 #define AAR_INTENSET_END_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 63
emilmont 80:8e73be2a2ac1 64 /* Register: AAR_INTENCLR */
emilmont 80:8e73be2a2ac1 65 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 66
emilmont 80:8e73be2a2ac1 67 /* Bit 2 : Disable interrupt on NOTRESOLVED event. */
emilmont 80:8e73be2a2ac1 68 #define AAR_INTENCLR_NOTRESOLVED_Pos (2UL) /*!< Position of NOTRESOLVED field. */
emilmont 80:8e73be2a2ac1 69 #define AAR_INTENCLR_NOTRESOLVED_Msk (0x1UL << AAR_INTENCLR_NOTRESOLVED_Pos) /*!< Bit mask of NOTRESOLVED field. */
emilmont 80:8e73be2a2ac1 70 #define AAR_INTENCLR_NOTRESOLVED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 71 #define AAR_INTENCLR_NOTRESOLVED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 72 #define AAR_INTENCLR_NOTRESOLVED_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 73
emilmont 80:8e73be2a2ac1 74 /* Bit 1 : Disable interrupt on RESOLVED event. */
emilmont 80:8e73be2a2ac1 75 #define AAR_INTENCLR_RESOLVED_Pos (1UL) /*!< Position of RESOLVED field. */
emilmont 80:8e73be2a2ac1 76 #define AAR_INTENCLR_RESOLVED_Msk (0x1UL << AAR_INTENCLR_RESOLVED_Pos) /*!< Bit mask of RESOLVED field. */
emilmont 80:8e73be2a2ac1 77 #define AAR_INTENCLR_RESOLVED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 78 #define AAR_INTENCLR_RESOLVED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 79 #define AAR_INTENCLR_RESOLVED_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 80
emilmont 80:8e73be2a2ac1 81 /* Bit 0 : Disable interrupt on ENDKSGEN event. */
emilmont 80:8e73be2a2ac1 82 #define AAR_INTENCLR_END_Pos (0UL) /*!< Position of END field. */
emilmont 80:8e73be2a2ac1 83 #define AAR_INTENCLR_END_Msk (0x1UL << AAR_INTENCLR_END_Pos) /*!< Bit mask of END field. */
emilmont 80:8e73be2a2ac1 84 #define AAR_INTENCLR_END_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 85 #define AAR_INTENCLR_END_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 86 #define AAR_INTENCLR_END_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 87
emilmont 80:8e73be2a2ac1 88 /* Register: AAR_STATUS */
emilmont 80:8e73be2a2ac1 89 /* Description: Resolution status. */
emilmont 80:8e73be2a2ac1 90
emilmont 80:8e73be2a2ac1 91 /* Bits 3..0 : The IRK used last time an address was resolved. */
emilmont 80:8e73be2a2ac1 92 #define AAR_STATUS_STATUS_Pos (0UL) /*!< Position of STATUS field. */
emilmont 80:8e73be2a2ac1 93 #define AAR_STATUS_STATUS_Msk (0xFUL << AAR_STATUS_STATUS_Pos) /*!< Bit mask of STATUS field. */
emilmont 80:8e73be2a2ac1 94
emilmont 80:8e73be2a2ac1 95 /* Register: AAR_ENABLE */
emilmont 80:8e73be2a2ac1 96 /* Description: Enable AAR. */
emilmont 80:8e73be2a2ac1 97
emilmont 80:8e73be2a2ac1 98 /* Bits 1..0 : Enable AAR. */
emilmont 80:8e73be2a2ac1 99 #define AAR_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 100 #define AAR_ENABLE_ENABLE_Msk (0x3UL << AAR_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 101 #define AAR_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled AAR. */
emilmont 80:8e73be2a2ac1 102 #define AAR_ENABLE_ENABLE_Enabled (0x03UL) /*!< Enable AAR. */
emilmont 80:8e73be2a2ac1 103
emilmont 80:8e73be2a2ac1 104 /* Register: AAR_NIRK */
emilmont 80:8e73be2a2ac1 105 /* Description: Number of Identity root Keys in the IRK data structure. */
emilmont 80:8e73be2a2ac1 106
emilmont 80:8e73be2a2ac1 107 /* Bits 4..0 : Number of Identity root Keys in the IRK data structure. */
emilmont 80:8e73be2a2ac1 108 #define AAR_NIRK_NIRK_Pos (0UL) /*!< Position of NIRK field. */
emilmont 80:8e73be2a2ac1 109 #define AAR_NIRK_NIRK_Msk (0x1FUL << AAR_NIRK_NIRK_Pos) /*!< Bit mask of NIRK field. */
emilmont 80:8e73be2a2ac1 110
emilmont 80:8e73be2a2ac1 111 /* Register: AAR_POWER */
emilmont 80:8e73be2a2ac1 112 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 113
emilmont 80:8e73be2a2ac1 114 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 115 #define AAR_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 116 #define AAR_POWER_POWER_Msk (0x1UL << AAR_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 117 #define AAR_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 118 #define AAR_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 119
emilmont 80:8e73be2a2ac1 120
emilmont 80:8e73be2a2ac1 121 /* Peripheral: ADC */
emilmont 80:8e73be2a2ac1 122 /* Description: Analog to digital converter. */
emilmont 80:8e73be2a2ac1 123
emilmont 80:8e73be2a2ac1 124 /* Register: ADC_INTENSET */
emilmont 80:8e73be2a2ac1 125 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 126
emilmont 80:8e73be2a2ac1 127 /* Bit 0 : Enable interrupt on END event. */
emilmont 80:8e73be2a2ac1 128 #define ADC_INTENSET_END_Pos (0UL) /*!< Position of END field. */
emilmont 80:8e73be2a2ac1 129 #define ADC_INTENSET_END_Msk (0x1UL << ADC_INTENSET_END_Pos) /*!< Bit mask of END field. */
emilmont 80:8e73be2a2ac1 130 #define ADC_INTENSET_END_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 131 #define ADC_INTENSET_END_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 132 #define ADC_INTENSET_END_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 133
emilmont 80:8e73be2a2ac1 134 /* Register: ADC_INTENCLR */
emilmont 80:8e73be2a2ac1 135 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 136
emilmont 80:8e73be2a2ac1 137 /* Bit 0 : Disable interrupt on END event. */
emilmont 80:8e73be2a2ac1 138 #define ADC_INTENCLR_END_Pos (0UL) /*!< Position of END field. */
emilmont 80:8e73be2a2ac1 139 #define ADC_INTENCLR_END_Msk (0x1UL << ADC_INTENCLR_END_Pos) /*!< Bit mask of END field. */
emilmont 80:8e73be2a2ac1 140 #define ADC_INTENCLR_END_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 141 #define ADC_INTENCLR_END_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 142 #define ADC_INTENCLR_END_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 143
emilmont 80:8e73be2a2ac1 144 /* Register: ADC_BUSY */
emilmont 80:8e73be2a2ac1 145 /* Description: ADC busy register. */
emilmont 80:8e73be2a2ac1 146
emilmont 80:8e73be2a2ac1 147 /* Bit 0 : ADC busy register. */
emilmont 80:8e73be2a2ac1 148 #define ADC_BUSY_BUSY_Pos (0UL) /*!< Position of BUSY field. */
emilmont 80:8e73be2a2ac1 149 #define ADC_BUSY_BUSY_Msk (0x1UL << ADC_BUSY_BUSY_Pos) /*!< Bit mask of BUSY field. */
emilmont 80:8e73be2a2ac1 150 #define ADC_BUSY_BUSY_Ready (0UL) /*!< No ongoing ADC conversion is taking place. ADC is ready. */
emilmont 80:8e73be2a2ac1 151 #define ADC_BUSY_BUSY_Busy (1UL) /*!< An ADC conversion is taking place. ADC is busy. */
emilmont 80:8e73be2a2ac1 152
emilmont 80:8e73be2a2ac1 153 /* Register: ADC_ENABLE */
emilmont 80:8e73be2a2ac1 154 /* Description: ADC enable. */
emilmont 80:8e73be2a2ac1 155
emilmont 80:8e73be2a2ac1 156 /* Bits 1..0 : ADC enable. */
emilmont 80:8e73be2a2ac1 157 #define ADC_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 158 #define ADC_ENABLE_ENABLE_Msk (0x3UL << ADC_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 159 #define ADC_ENABLE_ENABLE_Disabled (0x00UL) /*!< ADC is disabled. */
emilmont 80:8e73be2a2ac1 160 #define ADC_ENABLE_ENABLE_Enabled (0x01UL) /*!< ADC is enabled. If an analog input pin is selected as source of the conversion, the selected pin is configured as an analog input. */
emilmont 80:8e73be2a2ac1 161
emilmont 80:8e73be2a2ac1 162 /* Register: ADC_CONFIG */
emilmont 80:8e73be2a2ac1 163 /* Description: ADC configuration register. */
emilmont 80:8e73be2a2ac1 164
emilmont 80:8e73be2a2ac1 165 /* Bits 17..16 : ADC external reference pin selection. */
emilmont 80:8e73be2a2ac1 166 #define ADC_CONFIG_EXTREFSEL_Pos (16UL) /*!< Position of EXTREFSEL field. */
emilmont 80:8e73be2a2ac1 167 #define ADC_CONFIG_EXTREFSEL_Msk (0x3UL << ADC_CONFIG_EXTREFSEL_Pos) /*!< Bit mask of EXTREFSEL field. */
emilmont 80:8e73be2a2ac1 168 #define ADC_CONFIG_EXTREFSEL_None (0UL) /*!< Analog external reference inputs disabled. */
emilmont 80:8e73be2a2ac1 169 #define ADC_CONFIG_EXTREFSEL_AnalogReference0 (1UL) /*!< Use analog reference 0 as reference. */
emilmont 80:8e73be2a2ac1 170 #define ADC_CONFIG_EXTREFSEL_AnalogReference1 (2UL) /*!< Use analog reference 1 as reference. */
emilmont 80:8e73be2a2ac1 171
emilmont 80:8e73be2a2ac1 172 /* Bits 15..8 : ADC analog pin selection. */
emilmont 80:8e73be2a2ac1 173 #define ADC_CONFIG_PSEL_Pos (8UL) /*!< Position of PSEL field. */
emilmont 80:8e73be2a2ac1 174 #define ADC_CONFIG_PSEL_Msk (0xFFUL << ADC_CONFIG_PSEL_Pos) /*!< Bit mask of PSEL field. */
emilmont 80:8e73be2a2ac1 175 #define ADC_CONFIG_PSEL_Disabled (0UL) /*!< Analog input pins disabled. */
emilmont 80:8e73be2a2ac1 176 #define ADC_CONFIG_PSEL_AnalogInput0 (1UL) /*!< Use analog input 0 as analog input. */
emilmont 80:8e73be2a2ac1 177 #define ADC_CONFIG_PSEL_AnalogInput1 (2UL) /*!< Use analog input 1 as analog input. */
emilmont 80:8e73be2a2ac1 178 #define ADC_CONFIG_PSEL_AnalogInput2 (4UL) /*!< Use analog input 2 as analog input. */
emilmont 80:8e73be2a2ac1 179 #define ADC_CONFIG_PSEL_AnalogInput3 (8UL) /*!< Use analog input 3 as analog input. */
emilmont 80:8e73be2a2ac1 180 #define ADC_CONFIG_PSEL_AnalogInput4 (16UL) /*!< Use analog input 4 as analog input. */
emilmont 80:8e73be2a2ac1 181 #define ADC_CONFIG_PSEL_AnalogInput5 (32UL) /*!< Use analog input 5 as analog input. */
emilmont 80:8e73be2a2ac1 182 #define ADC_CONFIG_PSEL_AnalogInput6 (64UL) /*!< Use analog input 6 as analog input. */
emilmont 80:8e73be2a2ac1 183 #define ADC_CONFIG_PSEL_AnalogInput7 (128UL) /*!< Use analog input 7 as analog input. */
emilmont 80:8e73be2a2ac1 184
emilmont 80:8e73be2a2ac1 185 /* Bits 6..5 : ADC reference selection. */
emilmont 80:8e73be2a2ac1 186 #define ADC_CONFIG_REFSEL_Pos (5UL) /*!< Position of REFSEL field. */
emilmont 80:8e73be2a2ac1 187 #define ADC_CONFIG_REFSEL_Msk (0x3UL << ADC_CONFIG_REFSEL_Pos) /*!< Bit mask of REFSEL field. */
emilmont 80:8e73be2a2ac1 188 #define ADC_CONFIG_REFSEL_VBG (0x00UL) /*!< Use internal 1.2V bandgap voltage as reference for conversion. */
emilmont 80:8e73be2a2ac1 189 #define ADC_CONFIG_REFSEL_External (0x01UL) /*!< Use external source configured by EXTREFSEL as reference for conversion. */
emilmont 80:8e73be2a2ac1 190 #define ADC_CONFIG_REFSEL_SupplyOneHalfPrescaling (0x02UL) /*!< Use supply voltage with 1/2 prescaling as reference for conversion. Only usable when supply voltage is between 1.7V and 2.6V. */
emilmont 80:8e73be2a2ac1 191 #define ADC_CONFIG_REFSEL_SupplyOneThirdPrescaling (0x03UL) /*!< Use supply voltage with 1/3 prescaling as reference for conversion. Only usable when supply voltage is between 2.5V and 3.6V. */
emilmont 80:8e73be2a2ac1 192
emilmont 80:8e73be2a2ac1 193 /* Bits 4..2 : ADC input selection. */
emilmont 80:8e73be2a2ac1 194 #define ADC_CONFIG_INPSEL_Pos (2UL) /*!< Position of INPSEL field. */
emilmont 80:8e73be2a2ac1 195 #define ADC_CONFIG_INPSEL_Msk (0x7UL << ADC_CONFIG_INPSEL_Pos) /*!< Bit mask of INPSEL field. */
emilmont 80:8e73be2a2ac1 196 #define ADC_CONFIG_INPSEL_AnalogInputNoPrescaling (0x00UL) /*!< Analog input specified by PSEL with no prescaling used as input for the conversion. */
emilmont 80:8e73be2a2ac1 197 #define ADC_CONFIG_INPSEL_AnalogInputTwoThirdsPrescaling (0x01UL) /*!< Analog input specified by PSEL with 2/3 prescaling used as input for the conversion. */
emilmont 80:8e73be2a2ac1 198 #define ADC_CONFIG_INPSEL_AnalogInputOneThirdPrescaling (0x02UL) /*!< Analog input specified by PSEL with 1/3 prescaling used as input for the conversion. */
emilmont 80:8e73be2a2ac1 199 #define ADC_CONFIG_INPSEL_SupplyTwoThirdsPrescaling (0x05UL) /*!< Supply voltage with 2/3 prescaling used as input for the conversion. */
emilmont 80:8e73be2a2ac1 200 #define ADC_CONFIG_INPSEL_SupplyOneThirdPrescaling (0x06UL) /*!< Supply voltage with 1/3 prescaling used as input for the conversion. */
emilmont 80:8e73be2a2ac1 201
emilmont 80:8e73be2a2ac1 202 /* Bits 1..0 : ADC resolution. */
emilmont 80:8e73be2a2ac1 203 #define ADC_CONFIG_RES_Pos (0UL) /*!< Position of RES field. */
emilmont 80:8e73be2a2ac1 204 #define ADC_CONFIG_RES_Msk (0x3UL << ADC_CONFIG_RES_Pos) /*!< Bit mask of RES field. */
emilmont 80:8e73be2a2ac1 205 #define ADC_CONFIG_RES_8bit (0x00UL) /*!< 8bit ADC resolution. */
emilmont 80:8e73be2a2ac1 206 #define ADC_CONFIG_RES_9bit (0x01UL) /*!< 9bit ADC resolution. */
emilmont 80:8e73be2a2ac1 207 #define ADC_CONFIG_RES_10bit (0x02UL) /*!< 10bit ADC resolution. */
emilmont 80:8e73be2a2ac1 208
emilmont 80:8e73be2a2ac1 209 /* Register: ADC_RESULT */
emilmont 80:8e73be2a2ac1 210 /* Description: Result of ADC conversion. */
emilmont 80:8e73be2a2ac1 211
emilmont 80:8e73be2a2ac1 212 /* Bits 9..0 : Result of ADC conversion. */
emilmont 80:8e73be2a2ac1 213 #define ADC_RESULT_RESULT_Pos (0UL) /*!< Position of RESULT field. */
emilmont 80:8e73be2a2ac1 214 #define ADC_RESULT_RESULT_Msk (0x3FFUL << ADC_RESULT_RESULT_Pos) /*!< Bit mask of RESULT field. */
emilmont 80:8e73be2a2ac1 215
emilmont 80:8e73be2a2ac1 216 /* Register: ADC_POWER */
emilmont 80:8e73be2a2ac1 217 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 218
emilmont 80:8e73be2a2ac1 219 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 220 #define ADC_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 221 #define ADC_POWER_POWER_Msk (0x1UL << ADC_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 222 #define ADC_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 223 #define ADC_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 224
emilmont 80:8e73be2a2ac1 225
emilmont 80:8e73be2a2ac1 226 /* Peripheral: AMLI */
emilmont 80:8e73be2a2ac1 227 /* Description: AHB Multi-Layer Interface. */
emilmont 80:8e73be2a2ac1 228
emilmont 80:8e73be2a2ac1 229 /* Register: AMLI_RAMPRI_CPU0 */
emilmont 80:8e73be2a2ac1 230 /* Description: Configurable priority configuration register for CPU0. */
emilmont 80:8e73be2a2ac1 231
Kojto 97:433970e64889 232 /* Bits 31..28 : Configuration field for RAM block 7. */
Kojto 97:433970e64889 233 #define AMLI_RAMPRI_CPU0_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
Kojto 97:433970e64889 234 #define AMLI_RAMPRI_CPU0_RAM7_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM7_Pos) /*!< Bit mask of RAM7 field. */
Kojto 97:433970e64889 235 #define AMLI_RAMPRI_CPU0_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 236 #define AMLI_RAMPRI_CPU0_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 237 #define AMLI_RAMPRI_CPU0_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 238 #define AMLI_RAMPRI_CPU0_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 239 #define AMLI_RAMPRI_CPU0_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 240 #define AMLI_RAMPRI_CPU0_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 241 #define AMLI_RAMPRI_CPU0_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 242 #define AMLI_RAMPRI_CPU0_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 243
Kojto 97:433970e64889 244 /* Bits 27..24 : Configuration field for RAM block 6. */
Kojto 97:433970e64889 245 #define AMLI_RAMPRI_CPU0_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
Kojto 97:433970e64889 246 #define AMLI_RAMPRI_CPU0_RAM6_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM6_Pos) /*!< Bit mask of RAM6 field. */
Kojto 97:433970e64889 247 #define AMLI_RAMPRI_CPU0_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 248 #define AMLI_RAMPRI_CPU0_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 249 #define AMLI_RAMPRI_CPU0_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 250 #define AMLI_RAMPRI_CPU0_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 251 #define AMLI_RAMPRI_CPU0_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 252 #define AMLI_RAMPRI_CPU0_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 253 #define AMLI_RAMPRI_CPU0_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 254 #define AMLI_RAMPRI_CPU0_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 255
Kojto 97:433970e64889 256 /* Bits 23..20 : Configuration field for RAM block 5. */
Kojto 97:433970e64889 257 #define AMLI_RAMPRI_CPU0_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
Kojto 97:433970e64889 258 #define AMLI_RAMPRI_CPU0_RAM5_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM5_Pos) /*!< Bit mask of RAM5 field. */
Kojto 97:433970e64889 259 #define AMLI_RAMPRI_CPU0_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 260 #define AMLI_RAMPRI_CPU0_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 261 #define AMLI_RAMPRI_CPU0_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 262 #define AMLI_RAMPRI_CPU0_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 263 #define AMLI_RAMPRI_CPU0_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 264 #define AMLI_RAMPRI_CPU0_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 265 #define AMLI_RAMPRI_CPU0_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 266 #define AMLI_RAMPRI_CPU0_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 267
Kojto 97:433970e64889 268 /* Bits 19..16 : Configuration field for RAM block 4. */
Kojto 97:433970e64889 269 #define AMLI_RAMPRI_CPU0_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
Kojto 97:433970e64889 270 #define AMLI_RAMPRI_CPU0_RAM4_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM4_Pos) /*!< Bit mask of RAM4 field. */
Kojto 97:433970e64889 271 #define AMLI_RAMPRI_CPU0_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 272 #define AMLI_RAMPRI_CPU0_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 273 #define AMLI_RAMPRI_CPU0_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 274 #define AMLI_RAMPRI_CPU0_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 275 #define AMLI_RAMPRI_CPU0_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 276 #define AMLI_RAMPRI_CPU0_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 277 #define AMLI_RAMPRI_CPU0_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 278 #define AMLI_RAMPRI_CPU0_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 279
emilmont 80:8e73be2a2ac1 280 /* Bits 15..12 : Configuration field for RAM block 3. */
emilmont 80:8e73be2a2ac1 281 #define AMLI_RAMPRI_CPU0_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
emilmont 80:8e73be2a2ac1 282 #define AMLI_RAMPRI_CPU0_RAM3_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM3_Pos) /*!< Bit mask of RAM3 field. */
Kojto 97:433970e64889 283 #define AMLI_RAMPRI_CPU0_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 284 #define AMLI_RAMPRI_CPU0_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 285 #define AMLI_RAMPRI_CPU0_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 286 #define AMLI_RAMPRI_CPU0_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 287 #define AMLI_RAMPRI_CPU0_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 288 #define AMLI_RAMPRI_CPU0_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 289 #define AMLI_RAMPRI_CPU0_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 290 #define AMLI_RAMPRI_CPU0_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 291
emilmont 80:8e73be2a2ac1 292 /* Bits 11..8 : Configuration field for RAM block 2. */
emilmont 80:8e73be2a2ac1 293 #define AMLI_RAMPRI_CPU0_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
emilmont 80:8e73be2a2ac1 294 #define AMLI_RAMPRI_CPU0_RAM2_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM2_Pos) /*!< Bit mask of RAM2 field. */
Kojto 97:433970e64889 295 #define AMLI_RAMPRI_CPU0_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 296 #define AMLI_RAMPRI_CPU0_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 297 #define AMLI_RAMPRI_CPU0_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 298 #define AMLI_RAMPRI_CPU0_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 299 #define AMLI_RAMPRI_CPU0_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 300 #define AMLI_RAMPRI_CPU0_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 301 #define AMLI_RAMPRI_CPU0_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 302 #define AMLI_RAMPRI_CPU0_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 303
emilmont 80:8e73be2a2ac1 304 /* Bits 7..4 : Configuration field for RAM block 1. */
emilmont 80:8e73be2a2ac1 305 #define AMLI_RAMPRI_CPU0_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
emilmont 80:8e73be2a2ac1 306 #define AMLI_RAMPRI_CPU0_RAM1_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM1_Pos) /*!< Bit mask of RAM1 field. */
Kojto 97:433970e64889 307 #define AMLI_RAMPRI_CPU0_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 308 #define AMLI_RAMPRI_CPU0_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 309 #define AMLI_RAMPRI_CPU0_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 310 #define AMLI_RAMPRI_CPU0_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 311 #define AMLI_RAMPRI_CPU0_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 312 #define AMLI_RAMPRI_CPU0_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 313 #define AMLI_RAMPRI_CPU0_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 314 #define AMLI_RAMPRI_CPU0_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 315
emilmont 80:8e73be2a2ac1 316 /* Bits 3..0 : Configuration field for RAM block 0. */
emilmont 80:8e73be2a2ac1 317 #define AMLI_RAMPRI_CPU0_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
emilmont 80:8e73be2a2ac1 318 #define AMLI_RAMPRI_CPU0_RAM0_Msk (0xFUL << AMLI_RAMPRI_CPU0_RAM0_Pos) /*!< Bit mask of RAM0 field. */
Kojto 97:433970e64889 319 #define AMLI_RAMPRI_CPU0_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 320 #define AMLI_RAMPRI_CPU0_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 321 #define AMLI_RAMPRI_CPU0_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 322 #define AMLI_RAMPRI_CPU0_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 323 #define AMLI_RAMPRI_CPU0_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 324 #define AMLI_RAMPRI_CPU0_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 325 #define AMLI_RAMPRI_CPU0_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 326 #define AMLI_RAMPRI_CPU0_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 327
emilmont 80:8e73be2a2ac1 328 /* Register: AMLI_RAMPRI_SPIS1 */
emilmont 80:8e73be2a2ac1 329 /* Description: Configurable priority configuration register for SPIS1. */
emilmont 80:8e73be2a2ac1 330
Kojto 97:433970e64889 331 /* Bits 31..28 : Configuration field for RAM block 7. */
Kojto 97:433970e64889 332 #define AMLI_RAMPRI_SPIS1_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
Kojto 97:433970e64889 333 #define AMLI_RAMPRI_SPIS1_RAM7_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM7_Pos) /*!< Bit mask of RAM7 field. */
Kojto 97:433970e64889 334 #define AMLI_RAMPRI_SPIS1_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 335 #define AMLI_RAMPRI_SPIS1_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 336 #define AMLI_RAMPRI_SPIS1_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 337 #define AMLI_RAMPRI_SPIS1_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 338 #define AMLI_RAMPRI_SPIS1_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 339 #define AMLI_RAMPRI_SPIS1_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 340 #define AMLI_RAMPRI_SPIS1_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 341 #define AMLI_RAMPRI_SPIS1_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 342
Kojto 97:433970e64889 343 /* Bits 27..24 : Configuration field for RAM block 6. */
Kojto 97:433970e64889 344 #define AMLI_RAMPRI_SPIS1_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
Kojto 97:433970e64889 345 #define AMLI_RAMPRI_SPIS1_RAM6_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM6_Pos) /*!< Bit mask of RAM6 field. */
Kojto 97:433970e64889 346 #define AMLI_RAMPRI_SPIS1_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 347 #define AMLI_RAMPRI_SPIS1_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 348 #define AMLI_RAMPRI_SPIS1_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 349 #define AMLI_RAMPRI_SPIS1_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 350 #define AMLI_RAMPRI_SPIS1_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 351 #define AMLI_RAMPRI_SPIS1_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 352 #define AMLI_RAMPRI_SPIS1_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 353 #define AMLI_RAMPRI_SPIS1_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 354
Kojto 97:433970e64889 355 /* Bits 23..20 : Configuration field for RAM block 5. */
Kojto 97:433970e64889 356 #define AMLI_RAMPRI_SPIS1_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
Kojto 97:433970e64889 357 #define AMLI_RAMPRI_SPIS1_RAM5_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM5_Pos) /*!< Bit mask of RAM5 field. */
Kojto 97:433970e64889 358 #define AMLI_RAMPRI_SPIS1_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 359 #define AMLI_RAMPRI_SPIS1_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 360 #define AMLI_RAMPRI_SPIS1_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 361 #define AMLI_RAMPRI_SPIS1_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 362 #define AMLI_RAMPRI_SPIS1_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 363 #define AMLI_RAMPRI_SPIS1_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 364 #define AMLI_RAMPRI_SPIS1_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 365 #define AMLI_RAMPRI_SPIS1_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 366
Kojto 97:433970e64889 367 /* Bits 19..16 : Configuration field for RAM block 4. */
Kojto 97:433970e64889 368 #define AMLI_RAMPRI_SPIS1_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
Kojto 97:433970e64889 369 #define AMLI_RAMPRI_SPIS1_RAM4_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM4_Pos) /*!< Bit mask of RAM4 field. */
Kojto 97:433970e64889 370 #define AMLI_RAMPRI_SPIS1_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 371 #define AMLI_RAMPRI_SPIS1_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 372 #define AMLI_RAMPRI_SPIS1_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 373 #define AMLI_RAMPRI_SPIS1_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 374 #define AMLI_RAMPRI_SPIS1_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 375 #define AMLI_RAMPRI_SPIS1_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 376 #define AMLI_RAMPRI_SPIS1_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 377 #define AMLI_RAMPRI_SPIS1_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 378
emilmont 80:8e73be2a2ac1 379 /* Bits 15..12 : Configuration field for RAM block 3. */
emilmont 80:8e73be2a2ac1 380 #define AMLI_RAMPRI_SPIS1_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
emilmont 80:8e73be2a2ac1 381 #define AMLI_RAMPRI_SPIS1_RAM3_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM3_Pos) /*!< Bit mask of RAM3 field. */
Kojto 97:433970e64889 382 #define AMLI_RAMPRI_SPIS1_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 383 #define AMLI_RAMPRI_SPIS1_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 384 #define AMLI_RAMPRI_SPIS1_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 385 #define AMLI_RAMPRI_SPIS1_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 386 #define AMLI_RAMPRI_SPIS1_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 387 #define AMLI_RAMPRI_SPIS1_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 388 #define AMLI_RAMPRI_SPIS1_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 389 #define AMLI_RAMPRI_SPIS1_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 390
emilmont 80:8e73be2a2ac1 391 /* Bits 11..8 : Configuration field for RAM block 2. */
emilmont 80:8e73be2a2ac1 392 #define AMLI_RAMPRI_SPIS1_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
emilmont 80:8e73be2a2ac1 393 #define AMLI_RAMPRI_SPIS1_RAM2_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM2_Pos) /*!< Bit mask of RAM2 field. */
Kojto 97:433970e64889 394 #define AMLI_RAMPRI_SPIS1_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 395 #define AMLI_RAMPRI_SPIS1_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 396 #define AMLI_RAMPRI_SPIS1_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 397 #define AMLI_RAMPRI_SPIS1_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 398 #define AMLI_RAMPRI_SPIS1_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 399 #define AMLI_RAMPRI_SPIS1_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 400 #define AMLI_RAMPRI_SPIS1_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 401 #define AMLI_RAMPRI_SPIS1_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 402
emilmont 80:8e73be2a2ac1 403 /* Bits 7..4 : Configuration field for RAM block 1. */
emilmont 80:8e73be2a2ac1 404 #define AMLI_RAMPRI_SPIS1_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
emilmont 80:8e73be2a2ac1 405 #define AMLI_RAMPRI_SPIS1_RAM1_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM1_Pos) /*!< Bit mask of RAM1 field. */
Kojto 97:433970e64889 406 #define AMLI_RAMPRI_SPIS1_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 407 #define AMLI_RAMPRI_SPIS1_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 408 #define AMLI_RAMPRI_SPIS1_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 409 #define AMLI_RAMPRI_SPIS1_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 410 #define AMLI_RAMPRI_SPIS1_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 411 #define AMLI_RAMPRI_SPIS1_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 412 #define AMLI_RAMPRI_SPIS1_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 413 #define AMLI_RAMPRI_SPIS1_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 414
emilmont 80:8e73be2a2ac1 415 /* Bits 3..0 : Configuration field for RAM block 0. */
emilmont 80:8e73be2a2ac1 416 #define AMLI_RAMPRI_SPIS1_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
emilmont 80:8e73be2a2ac1 417 #define AMLI_RAMPRI_SPIS1_RAM0_Msk (0xFUL << AMLI_RAMPRI_SPIS1_RAM0_Pos) /*!< Bit mask of RAM0 field. */
Kojto 97:433970e64889 418 #define AMLI_RAMPRI_SPIS1_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 419 #define AMLI_RAMPRI_SPIS1_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 420 #define AMLI_RAMPRI_SPIS1_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 421 #define AMLI_RAMPRI_SPIS1_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 422 #define AMLI_RAMPRI_SPIS1_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 423 #define AMLI_RAMPRI_SPIS1_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 424 #define AMLI_RAMPRI_SPIS1_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 425 #define AMLI_RAMPRI_SPIS1_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 426
emilmont 80:8e73be2a2ac1 427 /* Register: AMLI_RAMPRI_RADIO */
emilmont 80:8e73be2a2ac1 428 /* Description: Configurable priority configuration register for RADIO. */
emilmont 80:8e73be2a2ac1 429
Kojto 97:433970e64889 430 /* Bits 31..28 : Configuration field for RAM block 7. */
Kojto 97:433970e64889 431 #define AMLI_RAMPRI_RADIO_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
Kojto 97:433970e64889 432 #define AMLI_RAMPRI_RADIO_RAM7_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM7_Pos) /*!< Bit mask of RAM7 field. */
Kojto 97:433970e64889 433 #define AMLI_RAMPRI_RADIO_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 434 #define AMLI_RAMPRI_RADIO_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 435 #define AMLI_RAMPRI_RADIO_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 436 #define AMLI_RAMPRI_RADIO_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 437 #define AMLI_RAMPRI_RADIO_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 438 #define AMLI_RAMPRI_RADIO_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 439 #define AMLI_RAMPRI_RADIO_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 440 #define AMLI_RAMPRI_RADIO_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 441
Kojto 97:433970e64889 442 /* Bits 27..24 : Configuration field for RAM block 6. */
Kojto 97:433970e64889 443 #define AMLI_RAMPRI_RADIO_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
Kojto 97:433970e64889 444 #define AMLI_RAMPRI_RADIO_RAM6_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM6_Pos) /*!< Bit mask of RAM6 field. */
Kojto 97:433970e64889 445 #define AMLI_RAMPRI_RADIO_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 446 #define AMLI_RAMPRI_RADIO_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 447 #define AMLI_RAMPRI_RADIO_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 448 #define AMLI_RAMPRI_RADIO_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 449 #define AMLI_RAMPRI_RADIO_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 450 #define AMLI_RAMPRI_RADIO_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 451 #define AMLI_RAMPRI_RADIO_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 452 #define AMLI_RAMPRI_RADIO_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 453
Kojto 97:433970e64889 454 /* Bits 23..20 : Configuration field for RAM block 5. */
Kojto 97:433970e64889 455 #define AMLI_RAMPRI_RADIO_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
Kojto 97:433970e64889 456 #define AMLI_RAMPRI_RADIO_RAM5_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM5_Pos) /*!< Bit mask of RAM5 field. */
Kojto 97:433970e64889 457 #define AMLI_RAMPRI_RADIO_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 458 #define AMLI_RAMPRI_RADIO_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 459 #define AMLI_RAMPRI_RADIO_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 460 #define AMLI_RAMPRI_RADIO_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 461 #define AMLI_RAMPRI_RADIO_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 462 #define AMLI_RAMPRI_RADIO_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 463 #define AMLI_RAMPRI_RADIO_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 464 #define AMLI_RAMPRI_RADIO_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 465
Kojto 97:433970e64889 466 /* Bits 19..16 : Configuration field for RAM block 4. */
Kojto 97:433970e64889 467 #define AMLI_RAMPRI_RADIO_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
Kojto 97:433970e64889 468 #define AMLI_RAMPRI_RADIO_RAM4_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM4_Pos) /*!< Bit mask of RAM4 field. */
Kojto 97:433970e64889 469 #define AMLI_RAMPRI_RADIO_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 470 #define AMLI_RAMPRI_RADIO_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 471 #define AMLI_RAMPRI_RADIO_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 472 #define AMLI_RAMPRI_RADIO_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 473 #define AMLI_RAMPRI_RADIO_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 474 #define AMLI_RAMPRI_RADIO_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 475 #define AMLI_RAMPRI_RADIO_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 476 #define AMLI_RAMPRI_RADIO_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 477
emilmont 80:8e73be2a2ac1 478 /* Bits 15..12 : Configuration field for RAM block 3. */
emilmont 80:8e73be2a2ac1 479 #define AMLI_RAMPRI_RADIO_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
emilmont 80:8e73be2a2ac1 480 #define AMLI_RAMPRI_RADIO_RAM3_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM3_Pos) /*!< Bit mask of RAM3 field. */
Kojto 97:433970e64889 481 #define AMLI_RAMPRI_RADIO_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 482 #define AMLI_RAMPRI_RADIO_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 483 #define AMLI_RAMPRI_RADIO_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 484 #define AMLI_RAMPRI_RADIO_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 485 #define AMLI_RAMPRI_RADIO_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 486 #define AMLI_RAMPRI_RADIO_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 487 #define AMLI_RAMPRI_RADIO_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 488 #define AMLI_RAMPRI_RADIO_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 489
emilmont 80:8e73be2a2ac1 490 /* Bits 11..8 : Configuration field for RAM block 2. */
emilmont 80:8e73be2a2ac1 491 #define AMLI_RAMPRI_RADIO_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
emilmont 80:8e73be2a2ac1 492 #define AMLI_RAMPRI_RADIO_RAM2_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM2_Pos) /*!< Bit mask of RAM2 field. */
Kojto 97:433970e64889 493 #define AMLI_RAMPRI_RADIO_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 494 #define AMLI_RAMPRI_RADIO_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 495 #define AMLI_RAMPRI_RADIO_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 496 #define AMLI_RAMPRI_RADIO_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 497 #define AMLI_RAMPRI_RADIO_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 498 #define AMLI_RAMPRI_RADIO_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 499 #define AMLI_RAMPRI_RADIO_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 500 #define AMLI_RAMPRI_RADIO_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 501
emilmont 80:8e73be2a2ac1 502 /* Bits 7..4 : Configuration field for RAM block 1. */
emilmont 80:8e73be2a2ac1 503 #define AMLI_RAMPRI_RADIO_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
emilmont 80:8e73be2a2ac1 504 #define AMLI_RAMPRI_RADIO_RAM1_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM1_Pos) /*!< Bit mask of RAM1 field. */
Kojto 97:433970e64889 505 #define AMLI_RAMPRI_RADIO_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 506 #define AMLI_RAMPRI_RADIO_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 507 #define AMLI_RAMPRI_RADIO_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 508 #define AMLI_RAMPRI_RADIO_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 509 #define AMLI_RAMPRI_RADIO_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 510 #define AMLI_RAMPRI_RADIO_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 511 #define AMLI_RAMPRI_RADIO_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 512 #define AMLI_RAMPRI_RADIO_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 513
emilmont 80:8e73be2a2ac1 514 /* Bits 3..0 : Configuration field for RAM block 0. */
emilmont 80:8e73be2a2ac1 515 #define AMLI_RAMPRI_RADIO_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
emilmont 80:8e73be2a2ac1 516 #define AMLI_RAMPRI_RADIO_RAM0_Msk (0xFUL << AMLI_RAMPRI_RADIO_RAM0_Pos) /*!< Bit mask of RAM0 field. */
Kojto 97:433970e64889 517 #define AMLI_RAMPRI_RADIO_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 518 #define AMLI_RAMPRI_RADIO_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 519 #define AMLI_RAMPRI_RADIO_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 520 #define AMLI_RAMPRI_RADIO_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 521 #define AMLI_RAMPRI_RADIO_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 522 #define AMLI_RAMPRI_RADIO_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 523 #define AMLI_RAMPRI_RADIO_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 524 #define AMLI_RAMPRI_RADIO_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 525
emilmont 80:8e73be2a2ac1 526 /* Register: AMLI_RAMPRI_ECB */
emilmont 80:8e73be2a2ac1 527 /* Description: Configurable priority configuration register for ECB. */
emilmont 80:8e73be2a2ac1 528
Kojto 97:433970e64889 529 /* Bits 31..28 : Configuration field for RAM block 7. */
Kojto 97:433970e64889 530 #define AMLI_RAMPRI_ECB_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
Kojto 97:433970e64889 531 #define AMLI_RAMPRI_ECB_RAM7_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM7_Pos) /*!< Bit mask of RAM7 field. */
Kojto 97:433970e64889 532 #define AMLI_RAMPRI_ECB_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 533 #define AMLI_RAMPRI_ECB_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 534 #define AMLI_RAMPRI_ECB_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 535 #define AMLI_RAMPRI_ECB_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 536 #define AMLI_RAMPRI_ECB_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 537 #define AMLI_RAMPRI_ECB_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 538 #define AMLI_RAMPRI_ECB_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 539 #define AMLI_RAMPRI_ECB_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 540
Kojto 97:433970e64889 541 /* Bits 27..24 : Configuration field for RAM block 6. */
Kojto 97:433970e64889 542 #define AMLI_RAMPRI_ECB_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
Kojto 97:433970e64889 543 #define AMLI_RAMPRI_ECB_RAM6_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM6_Pos) /*!< Bit mask of RAM6 field. */
Kojto 97:433970e64889 544 #define AMLI_RAMPRI_ECB_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 545 #define AMLI_RAMPRI_ECB_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 546 #define AMLI_RAMPRI_ECB_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 547 #define AMLI_RAMPRI_ECB_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 548 #define AMLI_RAMPRI_ECB_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 549 #define AMLI_RAMPRI_ECB_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 550 #define AMLI_RAMPRI_ECB_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 551 #define AMLI_RAMPRI_ECB_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 552
Kojto 97:433970e64889 553 /* Bits 23..20 : Configuration field for RAM block 5. */
Kojto 97:433970e64889 554 #define AMLI_RAMPRI_ECB_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
Kojto 97:433970e64889 555 #define AMLI_RAMPRI_ECB_RAM5_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM5_Pos) /*!< Bit mask of RAM5 field. */
Kojto 97:433970e64889 556 #define AMLI_RAMPRI_ECB_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 557 #define AMLI_RAMPRI_ECB_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 558 #define AMLI_RAMPRI_ECB_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 559 #define AMLI_RAMPRI_ECB_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 560 #define AMLI_RAMPRI_ECB_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 561 #define AMLI_RAMPRI_ECB_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 562 #define AMLI_RAMPRI_ECB_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 563 #define AMLI_RAMPRI_ECB_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 564
Kojto 97:433970e64889 565 /* Bits 19..16 : Configuration field for RAM block 4. */
Kojto 97:433970e64889 566 #define AMLI_RAMPRI_ECB_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
Kojto 97:433970e64889 567 #define AMLI_RAMPRI_ECB_RAM4_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM4_Pos) /*!< Bit mask of RAM4 field. */
Kojto 97:433970e64889 568 #define AMLI_RAMPRI_ECB_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 569 #define AMLI_RAMPRI_ECB_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 570 #define AMLI_RAMPRI_ECB_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 571 #define AMLI_RAMPRI_ECB_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 572 #define AMLI_RAMPRI_ECB_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 573 #define AMLI_RAMPRI_ECB_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 574 #define AMLI_RAMPRI_ECB_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 575 #define AMLI_RAMPRI_ECB_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 576
emilmont 80:8e73be2a2ac1 577 /* Bits 15..12 : Configuration field for RAM block 3. */
emilmont 80:8e73be2a2ac1 578 #define AMLI_RAMPRI_ECB_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
emilmont 80:8e73be2a2ac1 579 #define AMLI_RAMPRI_ECB_RAM3_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM3_Pos) /*!< Bit mask of RAM3 field. */
Kojto 97:433970e64889 580 #define AMLI_RAMPRI_ECB_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 581 #define AMLI_RAMPRI_ECB_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 582 #define AMLI_RAMPRI_ECB_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 583 #define AMLI_RAMPRI_ECB_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 584 #define AMLI_RAMPRI_ECB_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 585 #define AMLI_RAMPRI_ECB_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 586 #define AMLI_RAMPRI_ECB_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 587 #define AMLI_RAMPRI_ECB_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 588
emilmont 80:8e73be2a2ac1 589 /* Bits 11..8 : Configuration field for RAM block 2. */
emilmont 80:8e73be2a2ac1 590 #define AMLI_RAMPRI_ECB_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
emilmont 80:8e73be2a2ac1 591 #define AMLI_RAMPRI_ECB_RAM2_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM2_Pos) /*!< Bit mask of RAM2 field. */
Kojto 97:433970e64889 592 #define AMLI_RAMPRI_ECB_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 593 #define AMLI_RAMPRI_ECB_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 594 #define AMLI_RAMPRI_ECB_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 595 #define AMLI_RAMPRI_ECB_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 596 #define AMLI_RAMPRI_ECB_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 597 #define AMLI_RAMPRI_ECB_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 598 #define AMLI_RAMPRI_ECB_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 599 #define AMLI_RAMPRI_ECB_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 600
emilmont 80:8e73be2a2ac1 601 /* Bits 7..4 : Configuration field for RAM block 1. */
emilmont 80:8e73be2a2ac1 602 #define AMLI_RAMPRI_ECB_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
emilmont 80:8e73be2a2ac1 603 #define AMLI_RAMPRI_ECB_RAM1_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM1_Pos) /*!< Bit mask of RAM1 field. */
Kojto 97:433970e64889 604 #define AMLI_RAMPRI_ECB_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 605 #define AMLI_RAMPRI_ECB_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 606 #define AMLI_RAMPRI_ECB_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 607 #define AMLI_RAMPRI_ECB_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 608 #define AMLI_RAMPRI_ECB_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 609 #define AMLI_RAMPRI_ECB_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 610 #define AMLI_RAMPRI_ECB_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 611 #define AMLI_RAMPRI_ECB_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 612
emilmont 80:8e73be2a2ac1 613 /* Bits 3..0 : Configuration field for RAM block 0. */
emilmont 80:8e73be2a2ac1 614 #define AMLI_RAMPRI_ECB_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
emilmont 80:8e73be2a2ac1 615 #define AMLI_RAMPRI_ECB_RAM0_Msk (0xFUL << AMLI_RAMPRI_ECB_RAM0_Pos) /*!< Bit mask of RAM0 field. */
Kojto 97:433970e64889 616 #define AMLI_RAMPRI_ECB_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 617 #define AMLI_RAMPRI_ECB_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 618 #define AMLI_RAMPRI_ECB_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 619 #define AMLI_RAMPRI_ECB_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 620 #define AMLI_RAMPRI_ECB_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 621 #define AMLI_RAMPRI_ECB_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 622 #define AMLI_RAMPRI_ECB_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 623 #define AMLI_RAMPRI_ECB_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 624
emilmont 80:8e73be2a2ac1 625 /* Register: AMLI_RAMPRI_CCM */
emilmont 80:8e73be2a2ac1 626 /* Description: Configurable priority configuration register for CCM. */
emilmont 80:8e73be2a2ac1 627
Kojto 97:433970e64889 628 /* Bits 31..28 : Configuration field for RAM block 7. */
Kojto 97:433970e64889 629 #define AMLI_RAMPRI_CCM_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
Kojto 97:433970e64889 630 #define AMLI_RAMPRI_CCM_RAM7_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM7_Pos) /*!< Bit mask of RAM7 field. */
Kojto 97:433970e64889 631 #define AMLI_RAMPRI_CCM_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 632 #define AMLI_RAMPRI_CCM_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 633 #define AMLI_RAMPRI_CCM_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 634 #define AMLI_RAMPRI_CCM_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 635 #define AMLI_RAMPRI_CCM_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 636 #define AMLI_RAMPRI_CCM_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 637 #define AMLI_RAMPRI_CCM_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 638 #define AMLI_RAMPRI_CCM_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 639
Kojto 97:433970e64889 640 /* Bits 27..24 : Configuration field for RAM block 6. */
Kojto 97:433970e64889 641 #define AMLI_RAMPRI_CCM_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
Kojto 97:433970e64889 642 #define AMLI_RAMPRI_CCM_RAM6_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM6_Pos) /*!< Bit mask of RAM6 field. */
Kojto 97:433970e64889 643 #define AMLI_RAMPRI_CCM_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 644 #define AMLI_RAMPRI_CCM_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 645 #define AMLI_RAMPRI_CCM_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 646 #define AMLI_RAMPRI_CCM_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 647 #define AMLI_RAMPRI_CCM_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 648 #define AMLI_RAMPRI_CCM_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 649 #define AMLI_RAMPRI_CCM_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 650 #define AMLI_RAMPRI_CCM_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 651
Kojto 97:433970e64889 652 /* Bits 23..20 : Configuration field for RAM block 5. */
Kojto 97:433970e64889 653 #define AMLI_RAMPRI_CCM_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
Kojto 97:433970e64889 654 #define AMLI_RAMPRI_CCM_RAM5_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM5_Pos) /*!< Bit mask of RAM5 field. */
Kojto 97:433970e64889 655 #define AMLI_RAMPRI_CCM_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 656 #define AMLI_RAMPRI_CCM_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 657 #define AMLI_RAMPRI_CCM_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 658 #define AMLI_RAMPRI_CCM_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 659 #define AMLI_RAMPRI_CCM_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 660 #define AMLI_RAMPRI_CCM_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 661 #define AMLI_RAMPRI_CCM_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 662 #define AMLI_RAMPRI_CCM_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 663
Kojto 97:433970e64889 664 /* Bits 19..16 : Configuration field for RAM block 4. */
Kojto 97:433970e64889 665 #define AMLI_RAMPRI_CCM_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
Kojto 97:433970e64889 666 #define AMLI_RAMPRI_CCM_RAM4_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM4_Pos) /*!< Bit mask of RAM4 field. */
Kojto 97:433970e64889 667 #define AMLI_RAMPRI_CCM_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 668 #define AMLI_RAMPRI_CCM_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 669 #define AMLI_RAMPRI_CCM_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 670 #define AMLI_RAMPRI_CCM_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 671 #define AMLI_RAMPRI_CCM_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 672 #define AMLI_RAMPRI_CCM_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 673 #define AMLI_RAMPRI_CCM_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 674 #define AMLI_RAMPRI_CCM_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 675
emilmont 80:8e73be2a2ac1 676 /* Bits 15..12 : Configuration field for RAM block 3. */
emilmont 80:8e73be2a2ac1 677 #define AMLI_RAMPRI_CCM_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
emilmont 80:8e73be2a2ac1 678 #define AMLI_RAMPRI_CCM_RAM3_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM3_Pos) /*!< Bit mask of RAM3 field. */
Kojto 97:433970e64889 679 #define AMLI_RAMPRI_CCM_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 680 #define AMLI_RAMPRI_CCM_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 681 #define AMLI_RAMPRI_CCM_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 682 #define AMLI_RAMPRI_CCM_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 683 #define AMLI_RAMPRI_CCM_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 684 #define AMLI_RAMPRI_CCM_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 685 #define AMLI_RAMPRI_CCM_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 686 #define AMLI_RAMPRI_CCM_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 687
emilmont 80:8e73be2a2ac1 688 /* Bits 11..8 : Configuration field for RAM block 2. */
emilmont 80:8e73be2a2ac1 689 #define AMLI_RAMPRI_CCM_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
emilmont 80:8e73be2a2ac1 690 #define AMLI_RAMPRI_CCM_RAM2_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM2_Pos) /*!< Bit mask of RAM2 field. */
Kojto 97:433970e64889 691 #define AMLI_RAMPRI_CCM_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 692 #define AMLI_RAMPRI_CCM_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 693 #define AMLI_RAMPRI_CCM_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 694 #define AMLI_RAMPRI_CCM_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 695 #define AMLI_RAMPRI_CCM_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 696 #define AMLI_RAMPRI_CCM_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 697 #define AMLI_RAMPRI_CCM_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 698 #define AMLI_RAMPRI_CCM_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 699
emilmont 80:8e73be2a2ac1 700 /* Bits 7..4 : Configuration field for RAM block 1. */
emilmont 80:8e73be2a2ac1 701 #define AMLI_RAMPRI_CCM_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
emilmont 80:8e73be2a2ac1 702 #define AMLI_RAMPRI_CCM_RAM1_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM1_Pos) /*!< Bit mask of RAM1 field. */
Kojto 97:433970e64889 703 #define AMLI_RAMPRI_CCM_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 704 #define AMLI_RAMPRI_CCM_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 705 #define AMLI_RAMPRI_CCM_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 706 #define AMLI_RAMPRI_CCM_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 707 #define AMLI_RAMPRI_CCM_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 708 #define AMLI_RAMPRI_CCM_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 709 #define AMLI_RAMPRI_CCM_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 710 #define AMLI_RAMPRI_CCM_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 711
emilmont 80:8e73be2a2ac1 712 /* Bits 3..0 : Configuration field for RAM block 0. */
emilmont 80:8e73be2a2ac1 713 #define AMLI_RAMPRI_CCM_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
emilmont 80:8e73be2a2ac1 714 #define AMLI_RAMPRI_CCM_RAM0_Msk (0xFUL << AMLI_RAMPRI_CCM_RAM0_Pos) /*!< Bit mask of RAM0 field. */
Kojto 97:433970e64889 715 #define AMLI_RAMPRI_CCM_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 716 #define AMLI_RAMPRI_CCM_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 717 #define AMLI_RAMPRI_CCM_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 718 #define AMLI_RAMPRI_CCM_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 719 #define AMLI_RAMPRI_CCM_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 720 #define AMLI_RAMPRI_CCM_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 721 #define AMLI_RAMPRI_CCM_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 722 #define AMLI_RAMPRI_CCM_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 723
emilmont 80:8e73be2a2ac1 724 /* Register: AMLI_RAMPRI_AAR */
emilmont 80:8e73be2a2ac1 725 /* Description: Configurable priority configuration register for AAR. */
emilmont 80:8e73be2a2ac1 726
Kojto 97:433970e64889 727 /* Bits 31..28 : Configuration field for RAM block 7. */
Kojto 97:433970e64889 728 #define AMLI_RAMPRI_AAR_RAM7_Pos (28UL) /*!< Position of RAM7 field. */
Kojto 97:433970e64889 729 #define AMLI_RAMPRI_AAR_RAM7_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM7_Pos) /*!< Bit mask of RAM7 field. */
Kojto 97:433970e64889 730 #define AMLI_RAMPRI_AAR_RAM7_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 731 #define AMLI_RAMPRI_AAR_RAM7_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 732 #define AMLI_RAMPRI_AAR_RAM7_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 733 #define AMLI_RAMPRI_AAR_RAM7_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 734 #define AMLI_RAMPRI_AAR_RAM7_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 735 #define AMLI_RAMPRI_AAR_RAM7_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 736 #define AMLI_RAMPRI_AAR_RAM7_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 737 #define AMLI_RAMPRI_AAR_RAM7_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 738
Kojto 97:433970e64889 739 /* Bits 27..24 : Configuration field for RAM block 6. */
Kojto 97:433970e64889 740 #define AMLI_RAMPRI_AAR_RAM6_Pos (24UL) /*!< Position of RAM6 field. */
Kojto 97:433970e64889 741 #define AMLI_RAMPRI_AAR_RAM6_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM6_Pos) /*!< Bit mask of RAM6 field. */
Kojto 97:433970e64889 742 #define AMLI_RAMPRI_AAR_RAM6_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 743 #define AMLI_RAMPRI_AAR_RAM6_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 744 #define AMLI_RAMPRI_AAR_RAM6_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 745 #define AMLI_RAMPRI_AAR_RAM6_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 746 #define AMLI_RAMPRI_AAR_RAM6_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 747 #define AMLI_RAMPRI_AAR_RAM6_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 748 #define AMLI_RAMPRI_AAR_RAM6_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 749 #define AMLI_RAMPRI_AAR_RAM6_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 750
Kojto 97:433970e64889 751 /* Bits 23..20 : Configuration field for RAM block 5. */
Kojto 97:433970e64889 752 #define AMLI_RAMPRI_AAR_RAM5_Pos (20UL) /*!< Position of RAM5 field. */
Kojto 97:433970e64889 753 #define AMLI_RAMPRI_AAR_RAM5_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM5_Pos) /*!< Bit mask of RAM5 field. */
Kojto 97:433970e64889 754 #define AMLI_RAMPRI_AAR_RAM5_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 755 #define AMLI_RAMPRI_AAR_RAM5_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 756 #define AMLI_RAMPRI_AAR_RAM5_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 757 #define AMLI_RAMPRI_AAR_RAM5_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 758 #define AMLI_RAMPRI_AAR_RAM5_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 759 #define AMLI_RAMPRI_AAR_RAM5_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 760 #define AMLI_RAMPRI_AAR_RAM5_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 761 #define AMLI_RAMPRI_AAR_RAM5_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 762
Kojto 97:433970e64889 763 /* Bits 19..16 : Configuration field for RAM block 4. */
Kojto 97:433970e64889 764 #define AMLI_RAMPRI_AAR_RAM4_Pos (16UL) /*!< Position of RAM4 field. */
Kojto 97:433970e64889 765 #define AMLI_RAMPRI_AAR_RAM4_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM4_Pos) /*!< Bit mask of RAM4 field. */
Kojto 97:433970e64889 766 #define AMLI_RAMPRI_AAR_RAM4_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 767 #define AMLI_RAMPRI_AAR_RAM4_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 768 #define AMLI_RAMPRI_AAR_RAM4_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 769 #define AMLI_RAMPRI_AAR_RAM4_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 770 #define AMLI_RAMPRI_AAR_RAM4_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 771 #define AMLI_RAMPRI_AAR_RAM4_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 772 #define AMLI_RAMPRI_AAR_RAM4_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 773 #define AMLI_RAMPRI_AAR_RAM4_Pri14 (0xEUL) /*!< Priority 14. */
Kojto 97:433970e64889 774
emilmont 80:8e73be2a2ac1 775 /* Bits 15..12 : Configuration field for RAM block 3. */
emilmont 80:8e73be2a2ac1 776 #define AMLI_RAMPRI_AAR_RAM3_Pos (12UL) /*!< Position of RAM3 field. */
emilmont 80:8e73be2a2ac1 777 #define AMLI_RAMPRI_AAR_RAM3_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM3_Pos) /*!< Bit mask of RAM3 field. */
Kojto 97:433970e64889 778 #define AMLI_RAMPRI_AAR_RAM3_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 779 #define AMLI_RAMPRI_AAR_RAM3_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 780 #define AMLI_RAMPRI_AAR_RAM3_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 781 #define AMLI_RAMPRI_AAR_RAM3_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 782 #define AMLI_RAMPRI_AAR_RAM3_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 783 #define AMLI_RAMPRI_AAR_RAM3_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 784 #define AMLI_RAMPRI_AAR_RAM3_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 785 #define AMLI_RAMPRI_AAR_RAM3_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 786
emilmont 80:8e73be2a2ac1 787 /* Bits 11..8 : Configuration field for RAM block 2. */
emilmont 80:8e73be2a2ac1 788 #define AMLI_RAMPRI_AAR_RAM2_Pos (8UL) /*!< Position of RAM2 field. */
emilmont 80:8e73be2a2ac1 789 #define AMLI_RAMPRI_AAR_RAM2_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM2_Pos) /*!< Bit mask of RAM2 field. */
Kojto 97:433970e64889 790 #define AMLI_RAMPRI_AAR_RAM2_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 791 #define AMLI_RAMPRI_AAR_RAM2_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 792 #define AMLI_RAMPRI_AAR_RAM2_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 793 #define AMLI_RAMPRI_AAR_RAM2_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 794 #define AMLI_RAMPRI_AAR_RAM2_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 795 #define AMLI_RAMPRI_AAR_RAM2_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 796 #define AMLI_RAMPRI_AAR_RAM2_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 797 #define AMLI_RAMPRI_AAR_RAM2_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 798
emilmont 80:8e73be2a2ac1 799 /* Bits 7..4 : Configuration field for RAM block 1. */
emilmont 80:8e73be2a2ac1 800 #define AMLI_RAMPRI_AAR_RAM1_Pos (4UL) /*!< Position of RAM1 field. */
emilmont 80:8e73be2a2ac1 801 #define AMLI_RAMPRI_AAR_RAM1_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM1_Pos) /*!< Bit mask of RAM1 field. */
Kojto 97:433970e64889 802 #define AMLI_RAMPRI_AAR_RAM1_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 803 #define AMLI_RAMPRI_AAR_RAM1_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 804 #define AMLI_RAMPRI_AAR_RAM1_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 805 #define AMLI_RAMPRI_AAR_RAM1_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 806 #define AMLI_RAMPRI_AAR_RAM1_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 807 #define AMLI_RAMPRI_AAR_RAM1_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 808 #define AMLI_RAMPRI_AAR_RAM1_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 809 #define AMLI_RAMPRI_AAR_RAM1_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 810
emilmont 80:8e73be2a2ac1 811 /* Bits 3..0 : Configuration field for RAM block 0. */
emilmont 80:8e73be2a2ac1 812 #define AMLI_RAMPRI_AAR_RAM0_Pos (0UL) /*!< Position of RAM0 field. */
emilmont 80:8e73be2a2ac1 813 #define AMLI_RAMPRI_AAR_RAM0_Msk (0xFUL << AMLI_RAMPRI_AAR_RAM0_Pos) /*!< Bit mask of RAM0 field. */
Kojto 97:433970e64889 814 #define AMLI_RAMPRI_AAR_RAM0_Pri0 (0x0UL) /*!< Priority 0. */
Kojto 97:433970e64889 815 #define AMLI_RAMPRI_AAR_RAM0_Pri2 (0x2UL) /*!< Priority 2. */
Kojto 97:433970e64889 816 #define AMLI_RAMPRI_AAR_RAM0_Pri4 (0x4UL) /*!< Priority 4. */
Kojto 97:433970e64889 817 #define AMLI_RAMPRI_AAR_RAM0_Pri6 (0x6UL) /*!< Priority 6. */
Kojto 97:433970e64889 818 #define AMLI_RAMPRI_AAR_RAM0_Pri8 (0x8UL) /*!< Priority 8. */
Kojto 97:433970e64889 819 #define AMLI_RAMPRI_AAR_RAM0_Pri10 (0xAUL) /*!< Priority 10. */
Kojto 97:433970e64889 820 #define AMLI_RAMPRI_AAR_RAM0_Pri12 (0xCUL) /*!< Priority 12. */
Kojto 97:433970e64889 821 #define AMLI_RAMPRI_AAR_RAM0_Pri14 (0xEUL) /*!< Priority 14. */
emilmont 80:8e73be2a2ac1 822
Kojto 122:f9eeca106725 823
emilmont 80:8e73be2a2ac1 824 /* Peripheral: CCM */
emilmont 80:8e73be2a2ac1 825 /* Description: AES CCM Mode Encryption. */
emilmont 80:8e73be2a2ac1 826
emilmont 80:8e73be2a2ac1 827 /* Register: CCM_SHORTS */
Kojto 97:433970e64889 828 /* Description: Shortcuts for the CCM. */
Kojto 97:433970e64889 829
Kojto 97:433970e64889 830 /* Bit 0 : Shortcut between ENDKSGEN event and CRYPT task. */
emilmont 80:8e73be2a2ac1 831 #define CCM_SHORTS_ENDKSGEN_CRYPT_Pos (0UL) /*!< Position of ENDKSGEN_CRYPT field. */
emilmont 80:8e73be2a2ac1 832 #define CCM_SHORTS_ENDKSGEN_CRYPT_Msk (0x1UL << CCM_SHORTS_ENDKSGEN_CRYPT_Pos) /*!< Bit mask of ENDKSGEN_CRYPT field. */
emilmont 80:8e73be2a2ac1 833 #define CCM_SHORTS_ENDKSGEN_CRYPT_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 834 #define CCM_SHORTS_ENDKSGEN_CRYPT_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 835
emilmont 80:8e73be2a2ac1 836 /* Register: CCM_INTENSET */
emilmont 80:8e73be2a2ac1 837 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 838
emilmont 80:8e73be2a2ac1 839 /* Bit 2 : Enable interrupt on ERROR event. */
emilmont 80:8e73be2a2ac1 840 #define CCM_INTENSET_ERROR_Pos (2UL) /*!< Position of ERROR field. */
emilmont 80:8e73be2a2ac1 841 #define CCM_INTENSET_ERROR_Msk (0x1UL << CCM_INTENSET_ERROR_Pos) /*!< Bit mask of ERROR field. */
emilmont 80:8e73be2a2ac1 842 #define CCM_INTENSET_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 843 #define CCM_INTENSET_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 844 #define CCM_INTENSET_ERROR_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 845
emilmont 80:8e73be2a2ac1 846 /* Bit 1 : Enable interrupt on ENDCRYPT event. */
emilmont 80:8e73be2a2ac1 847 #define CCM_INTENSET_ENDCRYPT_Pos (1UL) /*!< Position of ENDCRYPT field. */
emilmont 80:8e73be2a2ac1 848 #define CCM_INTENSET_ENDCRYPT_Msk (0x1UL << CCM_INTENSET_ENDCRYPT_Pos) /*!< Bit mask of ENDCRYPT field. */
emilmont 80:8e73be2a2ac1 849 #define CCM_INTENSET_ENDCRYPT_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 850 #define CCM_INTENSET_ENDCRYPT_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 851 #define CCM_INTENSET_ENDCRYPT_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 852
emilmont 80:8e73be2a2ac1 853 /* Bit 0 : Enable interrupt on ENDKSGEN event. */
emilmont 80:8e73be2a2ac1 854 #define CCM_INTENSET_ENDKSGEN_Pos (0UL) /*!< Position of ENDKSGEN field. */
emilmont 80:8e73be2a2ac1 855 #define CCM_INTENSET_ENDKSGEN_Msk (0x1UL << CCM_INTENSET_ENDKSGEN_Pos) /*!< Bit mask of ENDKSGEN field. */
emilmont 80:8e73be2a2ac1 856 #define CCM_INTENSET_ENDKSGEN_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 857 #define CCM_INTENSET_ENDKSGEN_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 858 #define CCM_INTENSET_ENDKSGEN_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 859
emilmont 80:8e73be2a2ac1 860 /* Register: CCM_INTENCLR */
emilmont 80:8e73be2a2ac1 861 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 862
emilmont 80:8e73be2a2ac1 863 /* Bit 2 : Disable interrupt on ERROR event. */
emilmont 80:8e73be2a2ac1 864 #define CCM_INTENCLR_ERROR_Pos (2UL) /*!< Position of ERROR field. */
emilmont 80:8e73be2a2ac1 865 #define CCM_INTENCLR_ERROR_Msk (0x1UL << CCM_INTENCLR_ERROR_Pos) /*!< Bit mask of ERROR field. */
emilmont 80:8e73be2a2ac1 866 #define CCM_INTENCLR_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 867 #define CCM_INTENCLR_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 868 #define CCM_INTENCLR_ERROR_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 869
emilmont 80:8e73be2a2ac1 870 /* Bit 1 : Disable interrupt on ENDCRYPT event. */
emilmont 80:8e73be2a2ac1 871 #define CCM_INTENCLR_ENDCRYPT_Pos (1UL) /*!< Position of ENDCRYPT field. */
emilmont 80:8e73be2a2ac1 872 #define CCM_INTENCLR_ENDCRYPT_Msk (0x1UL << CCM_INTENCLR_ENDCRYPT_Pos) /*!< Bit mask of ENDCRYPT field. */
emilmont 80:8e73be2a2ac1 873 #define CCM_INTENCLR_ENDCRYPT_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 874 #define CCM_INTENCLR_ENDCRYPT_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 875 #define CCM_INTENCLR_ENDCRYPT_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 876
emilmont 80:8e73be2a2ac1 877 /* Bit 0 : Disable interrupt on ENDKSGEN event. */
emilmont 80:8e73be2a2ac1 878 #define CCM_INTENCLR_ENDKSGEN_Pos (0UL) /*!< Position of ENDKSGEN field. */
emilmont 80:8e73be2a2ac1 879 #define CCM_INTENCLR_ENDKSGEN_Msk (0x1UL << CCM_INTENCLR_ENDKSGEN_Pos) /*!< Bit mask of ENDKSGEN field. */
emilmont 80:8e73be2a2ac1 880 #define CCM_INTENCLR_ENDKSGEN_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 881 #define CCM_INTENCLR_ENDKSGEN_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 882 #define CCM_INTENCLR_ENDKSGEN_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 883
emilmont 80:8e73be2a2ac1 884 /* Register: CCM_MICSTATUS */
emilmont 80:8e73be2a2ac1 885 /* Description: CCM RX MIC check result. */
emilmont 80:8e73be2a2ac1 886
emilmont 80:8e73be2a2ac1 887 /* Bit 0 : Result of the MIC check performed during the previous CCM RX STARTCRYPT */
emilmont 80:8e73be2a2ac1 888 #define CCM_MICSTATUS_MICSTATUS_Pos (0UL) /*!< Position of MICSTATUS field. */
emilmont 80:8e73be2a2ac1 889 #define CCM_MICSTATUS_MICSTATUS_Msk (0x1UL << CCM_MICSTATUS_MICSTATUS_Pos) /*!< Bit mask of MICSTATUS field. */
emilmont 80:8e73be2a2ac1 890 #define CCM_MICSTATUS_MICSTATUS_CheckFailed (0UL) /*!< MIC check failed. */
emilmont 80:8e73be2a2ac1 891 #define CCM_MICSTATUS_MICSTATUS_CheckPassed (1UL) /*!< MIC check passed. */
emilmont 80:8e73be2a2ac1 892
emilmont 80:8e73be2a2ac1 893 /* Register: CCM_ENABLE */
emilmont 80:8e73be2a2ac1 894 /* Description: CCM enable. */
emilmont 80:8e73be2a2ac1 895
emilmont 80:8e73be2a2ac1 896 /* Bits 1..0 : CCM enable. */
emilmont 80:8e73be2a2ac1 897 #define CCM_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 898 #define CCM_ENABLE_ENABLE_Msk (0x3UL << CCM_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 899 #define CCM_ENABLE_ENABLE_Disabled (0x00UL) /*!< CCM is disabled. */
emilmont 80:8e73be2a2ac1 900 #define CCM_ENABLE_ENABLE_Enabled (0x02UL) /*!< CCM is enabled. */
emilmont 80:8e73be2a2ac1 901
emilmont 80:8e73be2a2ac1 902 /* Register: CCM_MODE */
emilmont 80:8e73be2a2ac1 903 /* Description: Operation mode. */
emilmont 80:8e73be2a2ac1 904
emilmont 80:8e73be2a2ac1 905 /* Bit 0 : CCM mode operation. */
emilmont 80:8e73be2a2ac1 906 #define CCM_MODE_MODE_Pos (0UL) /*!< Position of MODE field. */
emilmont 80:8e73be2a2ac1 907 #define CCM_MODE_MODE_Msk (0x1UL << CCM_MODE_MODE_Pos) /*!< Bit mask of MODE field. */
emilmont 80:8e73be2a2ac1 908 #define CCM_MODE_MODE_Encryption (0UL) /*!< CCM mode TX */
emilmont 80:8e73be2a2ac1 909 #define CCM_MODE_MODE_Decryption (1UL) /*!< CCM mode TX */
emilmont 80:8e73be2a2ac1 910
emilmont 80:8e73be2a2ac1 911 /* Register: CCM_POWER */
emilmont 80:8e73be2a2ac1 912 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 913
emilmont 80:8e73be2a2ac1 914 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 915 #define CCM_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 916 #define CCM_POWER_POWER_Msk (0x1UL << CCM_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 917 #define CCM_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 918 #define CCM_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 919
emilmont 80:8e73be2a2ac1 920
emilmont 80:8e73be2a2ac1 921 /* Peripheral: CLOCK */
emilmont 80:8e73be2a2ac1 922 /* Description: Clock control. */
emilmont 80:8e73be2a2ac1 923
emilmont 80:8e73be2a2ac1 924 /* Register: CLOCK_INTENSET */
emilmont 80:8e73be2a2ac1 925 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 926
emilmont 80:8e73be2a2ac1 927 /* Bit 4 : Enable interrupt on CTTO event. */
emilmont 80:8e73be2a2ac1 928 #define CLOCK_INTENSET_CTTO_Pos (4UL) /*!< Position of CTTO field. */
emilmont 80:8e73be2a2ac1 929 #define CLOCK_INTENSET_CTTO_Msk (0x1UL << CLOCK_INTENSET_CTTO_Pos) /*!< Bit mask of CTTO field. */
emilmont 80:8e73be2a2ac1 930 #define CLOCK_INTENSET_CTTO_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 931 #define CLOCK_INTENSET_CTTO_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 932 #define CLOCK_INTENSET_CTTO_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 933
emilmont 80:8e73be2a2ac1 934 /* Bit 3 : Enable interrupt on DONE event. */
emilmont 80:8e73be2a2ac1 935 #define CLOCK_INTENSET_DONE_Pos (3UL) /*!< Position of DONE field. */
emilmont 80:8e73be2a2ac1 936 #define CLOCK_INTENSET_DONE_Msk (0x1UL << CLOCK_INTENSET_DONE_Pos) /*!< Bit mask of DONE field. */
emilmont 80:8e73be2a2ac1 937 #define CLOCK_INTENSET_DONE_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 938 #define CLOCK_INTENSET_DONE_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 939 #define CLOCK_INTENSET_DONE_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 940
emilmont 80:8e73be2a2ac1 941 /* Bit 1 : Enable interrupt on LFCLKSTARTED event. */
emilmont 80:8e73be2a2ac1 942 #define CLOCK_INTENSET_LFCLKSTARTED_Pos (1UL) /*!< Position of LFCLKSTARTED field. */
emilmont 80:8e73be2a2ac1 943 #define CLOCK_INTENSET_LFCLKSTARTED_Msk (0x1UL << CLOCK_INTENSET_LFCLKSTARTED_Pos) /*!< Bit mask of LFCLKSTARTED field. */
emilmont 80:8e73be2a2ac1 944 #define CLOCK_INTENSET_LFCLKSTARTED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 945 #define CLOCK_INTENSET_LFCLKSTARTED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 946 #define CLOCK_INTENSET_LFCLKSTARTED_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 947
emilmont 80:8e73be2a2ac1 948 /* Bit 0 : Enable interrupt on HFCLKSTARTED event. */
emilmont 80:8e73be2a2ac1 949 #define CLOCK_INTENSET_HFCLKSTARTED_Pos (0UL) /*!< Position of HFCLKSTARTED field. */
emilmont 80:8e73be2a2ac1 950 #define CLOCK_INTENSET_HFCLKSTARTED_Msk (0x1UL << CLOCK_INTENSET_HFCLKSTARTED_Pos) /*!< Bit mask of HFCLKSTARTED field. */
emilmont 80:8e73be2a2ac1 951 #define CLOCK_INTENSET_HFCLKSTARTED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 952 #define CLOCK_INTENSET_HFCLKSTARTED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 953 #define CLOCK_INTENSET_HFCLKSTARTED_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 954
emilmont 80:8e73be2a2ac1 955 /* Register: CLOCK_INTENCLR */
emilmont 80:8e73be2a2ac1 956 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 957
emilmont 80:8e73be2a2ac1 958 /* Bit 4 : Disable interrupt on CTTO event. */
emilmont 80:8e73be2a2ac1 959 #define CLOCK_INTENCLR_CTTO_Pos (4UL) /*!< Position of CTTO field. */
emilmont 80:8e73be2a2ac1 960 #define CLOCK_INTENCLR_CTTO_Msk (0x1UL << CLOCK_INTENCLR_CTTO_Pos) /*!< Bit mask of CTTO field. */
emilmont 80:8e73be2a2ac1 961 #define CLOCK_INTENCLR_CTTO_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 962 #define CLOCK_INTENCLR_CTTO_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 963 #define CLOCK_INTENCLR_CTTO_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 964
emilmont 80:8e73be2a2ac1 965 /* Bit 3 : Disable interrupt on DONE event. */
emilmont 80:8e73be2a2ac1 966 #define CLOCK_INTENCLR_DONE_Pos (3UL) /*!< Position of DONE field. */
emilmont 80:8e73be2a2ac1 967 #define CLOCK_INTENCLR_DONE_Msk (0x1UL << CLOCK_INTENCLR_DONE_Pos) /*!< Bit mask of DONE field. */
emilmont 80:8e73be2a2ac1 968 #define CLOCK_INTENCLR_DONE_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 969 #define CLOCK_INTENCLR_DONE_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 970 #define CLOCK_INTENCLR_DONE_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 971
emilmont 80:8e73be2a2ac1 972 /* Bit 1 : Disable interrupt on LFCLKSTARTED event. */
emilmont 80:8e73be2a2ac1 973 #define CLOCK_INTENCLR_LFCLKSTARTED_Pos (1UL) /*!< Position of LFCLKSTARTED field. */
emilmont 80:8e73be2a2ac1 974 #define CLOCK_INTENCLR_LFCLKSTARTED_Msk (0x1UL << CLOCK_INTENCLR_LFCLKSTARTED_Pos) /*!< Bit mask of LFCLKSTARTED field. */
emilmont 80:8e73be2a2ac1 975 #define CLOCK_INTENCLR_LFCLKSTARTED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 976 #define CLOCK_INTENCLR_LFCLKSTARTED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 977 #define CLOCK_INTENCLR_LFCLKSTARTED_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 978
emilmont 80:8e73be2a2ac1 979 /* Bit 0 : Disable interrupt on HFCLKSTARTED event. */
emilmont 80:8e73be2a2ac1 980 #define CLOCK_INTENCLR_HFCLKSTARTED_Pos (0UL) /*!< Position of HFCLKSTARTED field. */
emilmont 80:8e73be2a2ac1 981 #define CLOCK_INTENCLR_HFCLKSTARTED_Msk (0x1UL << CLOCK_INTENCLR_HFCLKSTARTED_Pos) /*!< Bit mask of HFCLKSTARTED field. */
emilmont 80:8e73be2a2ac1 982 #define CLOCK_INTENCLR_HFCLKSTARTED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 983 #define CLOCK_INTENCLR_HFCLKSTARTED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 984 #define CLOCK_INTENCLR_HFCLKSTARTED_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 985
Kojto 97:433970e64889 986 /* Register: CLOCK_HFCLKRUN */
Kojto 97:433970e64889 987 /* Description: Task HFCLKSTART trigger status. */
Kojto 97:433970e64889 988
Kojto 97:433970e64889 989 /* Bit 0 : Task HFCLKSTART trigger status. */
Kojto 97:433970e64889 990 #define CLOCK_HFCLKRUN_STATUS_Pos (0UL) /*!< Position of STATUS field. */
Kojto 97:433970e64889 991 #define CLOCK_HFCLKRUN_STATUS_Msk (0x1UL << CLOCK_HFCLKRUN_STATUS_Pos) /*!< Bit mask of STATUS field. */
Kojto 97:433970e64889 992 #define CLOCK_HFCLKRUN_STATUS_NotTriggered (0UL) /*!< Task HFCLKSTART has not been triggered. */
Kojto 97:433970e64889 993 #define CLOCK_HFCLKRUN_STATUS_Triggered (1UL) /*!< Task HFCLKSTART has been triggered. */
Kojto 97:433970e64889 994
emilmont 80:8e73be2a2ac1 995 /* Register: CLOCK_HFCLKSTAT */
emilmont 80:8e73be2a2ac1 996 /* Description: High frequency clock status. */
emilmont 80:8e73be2a2ac1 997
emilmont 80:8e73be2a2ac1 998 /* Bit 16 : State for the HFCLK. */
emilmont 80:8e73be2a2ac1 999 #define CLOCK_HFCLKSTAT_STATE_Pos (16UL) /*!< Position of STATE field. */
emilmont 80:8e73be2a2ac1 1000 #define CLOCK_HFCLKSTAT_STATE_Msk (0x1UL << CLOCK_HFCLKSTAT_STATE_Pos) /*!< Bit mask of STATE field. */
emilmont 80:8e73be2a2ac1 1001 #define CLOCK_HFCLKSTAT_STATE_NotRunning (0UL) /*!< HFCLK clock not running. */
emilmont 80:8e73be2a2ac1 1002 #define CLOCK_HFCLKSTAT_STATE_Running (1UL) /*!< HFCLK clock running. */
emilmont 80:8e73be2a2ac1 1003
emilmont 80:8e73be2a2ac1 1004 /* Bit 0 : Active clock source for the HF clock. */
emilmont 80:8e73be2a2ac1 1005 #define CLOCK_HFCLKSTAT_SRC_Pos (0UL) /*!< Position of SRC field. */
emilmont 80:8e73be2a2ac1 1006 #define CLOCK_HFCLKSTAT_SRC_Msk (0x1UL << CLOCK_HFCLKSTAT_SRC_Pos) /*!< Bit mask of SRC field. */
emilmont 80:8e73be2a2ac1 1007 #define CLOCK_HFCLKSTAT_SRC_RC (0UL) /*!< Internal 16MHz RC oscillator running and generating the HFCLK clock. */
emilmont 80:8e73be2a2ac1 1008 #define CLOCK_HFCLKSTAT_SRC_Xtal (1UL) /*!< External 16MHz/32MHz crystal oscillator running and generating the HFCLK clock. */
emilmont 80:8e73be2a2ac1 1009
Kojto 97:433970e64889 1010 /* Register: CLOCK_LFCLKRUN */
Kojto 97:433970e64889 1011 /* Description: Task LFCLKSTART triggered status. */
Kojto 97:433970e64889 1012
Kojto 97:433970e64889 1013 /* Bit 0 : Task LFCLKSTART triggered status. */
Kojto 97:433970e64889 1014 #define CLOCK_LFCLKRUN_STATUS_Pos (0UL) /*!< Position of STATUS field. */
Kojto 97:433970e64889 1015 #define CLOCK_LFCLKRUN_STATUS_Msk (0x1UL << CLOCK_LFCLKRUN_STATUS_Pos) /*!< Bit mask of STATUS field. */
Kojto 97:433970e64889 1016 #define CLOCK_LFCLKRUN_STATUS_NotTriggered (0UL) /*!< Task LFCLKSTART has not been triggered. */
Kojto 97:433970e64889 1017 #define CLOCK_LFCLKRUN_STATUS_Triggered (1UL) /*!< Task LFCLKSTART has been triggered. */
Kojto 97:433970e64889 1018
emilmont 80:8e73be2a2ac1 1019 /* Register: CLOCK_LFCLKSTAT */
emilmont 80:8e73be2a2ac1 1020 /* Description: Low frequency clock status. */
emilmont 80:8e73be2a2ac1 1021
emilmont 80:8e73be2a2ac1 1022 /* Bit 16 : State for the LF clock. */
emilmont 80:8e73be2a2ac1 1023 #define CLOCK_LFCLKSTAT_STATE_Pos (16UL) /*!< Position of STATE field. */
emilmont 80:8e73be2a2ac1 1024 #define CLOCK_LFCLKSTAT_STATE_Msk (0x1UL << CLOCK_LFCLKSTAT_STATE_Pos) /*!< Bit mask of STATE field. */
emilmont 80:8e73be2a2ac1 1025 #define CLOCK_LFCLKSTAT_STATE_NotRunning (0UL) /*!< LFCLK clock not running. */
emilmont 80:8e73be2a2ac1 1026 #define CLOCK_LFCLKSTAT_STATE_Running (1UL) /*!< LFCLK clock running. */
emilmont 80:8e73be2a2ac1 1027
emilmont 80:8e73be2a2ac1 1028 /* Bits 1..0 : Active clock source for the LF clock. */
emilmont 80:8e73be2a2ac1 1029 #define CLOCK_LFCLKSTAT_SRC_Pos (0UL) /*!< Position of SRC field. */
emilmont 80:8e73be2a2ac1 1030 #define CLOCK_LFCLKSTAT_SRC_Msk (0x3UL << CLOCK_LFCLKSTAT_SRC_Pos) /*!< Bit mask of SRC field. */
emilmont 80:8e73be2a2ac1 1031 #define CLOCK_LFCLKSTAT_SRC_RC (0UL) /*!< Internal 32KiHz RC oscillator running and generating the LFCLK clock. */
emilmont 80:8e73be2a2ac1 1032 #define CLOCK_LFCLKSTAT_SRC_Xtal (1UL) /*!< External 32KiHz crystal oscillator running and generating the LFCLK clock. */
emilmont 80:8e73be2a2ac1 1033 #define CLOCK_LFCLKSTAT_SRC_Synth (2UL) /*!< Internal 32KiHz synthesizer from the HFCLK running and generating the LFCLK clock. */
emilmont 80:8e73be2a2ac1 1034
Kojto 97:433970e64889 1035 /* Register: CLOCK_LFCLKSRCCOPY */
Kojto 97:433970e64889 1036 /* Description: Clock source for the LFCLK clock, set when task LKCLKSTART is triggered. */
Kojto 97:433970e64889 1037
Kojto 97:433970e64889 1038 /* Bits 1..0 : Clock source for the LFCLK clock, set when task LKCLKSTART is triggered. */
Kojto 97:433970e64889 1039 #define CLOCK_LFCLKSRCCOPY_SRC_Pos (0UL) /*!< Position of SRC field. */
Kojto 97:433970e64889 1040 #define CLOCK_LFCLKSRCCOPY_SRC_Msk (0x3UL << CLOCK_LFCLKSRCCOPY_SRC_Pos) /*!< Bit mask of SRC field. */
Kojto 97:433970e64889 1041 #define CLOCK_LFCLKSRCCOPY_SRC_RC (0UL) /*!< Internal 32KiHz RC oscillator. */
Kojto 97:433970e64889 1042 #define CLOCK_LFCLKSRCCOPY_SRC_Xtal (1UL) /*!< External 32KiHz crystal. */
Kojto 97:433970e64889 1043 #define CLOCK_LFCLKSRCCOPY_SRC_Synth (2UL) /*!< Internal 32KiHz synthesizer from HFCLK system clock. */
Kojto 97:433970e64889 1044
emilmont 80:8e73be2a2ac1 1045 /* Register: CLOCK_LFCLKSRC */
emilmont 80:8e73be2a2ac1 1046 /* Description: Clock source for the LFCLK clock. */
emilmont 80:8e73be2a2ac1 1047
emilmont 80:8e73be2a2ac1 1048 /* Bits 1..0 : Clock source. */
emilmont 80:8e73be2a2ac1 1049 #define CLOCK_LFCLKSRC_SRC_Pos (0UL) /*!< Position of SRC field. */
emilmont 80:8e73be2a2ac1 1050 #define CLOCK_LFCLKSRC_SRC_Msk (0x3UL << CLOCK_LFCLKSRC_SRC_Pos) /*!< Bit mask of SRC field. */
emilmont 80:8e73be2a2ac1 1051 #define CLOCK_LFCLKSRC_SRC_RC (0UL) /*!< Internal 32KiHz RC oscillator. */
emilmont 80:8e73be2a2ac1 1052 #define CLOCK_LFCLKSRC_SRC_Xtal (1UL) /*!< External 32KiHz crystal. */
emilmont 80:8e73be2a2ac1 1053 #define CLOCK_LFCLKSRC_SRC_Synth (2UL) /*!< Internal 32KiHz synthesizer from HFCLK system clock. */
emilmont 80:8e73be2a2ac1 1054
emilmont 80:8e73be2a2ac1 1055 /* Register: CLOCK_CTIV */
emilmont 80:8e73be2a2ac1 1056 /* Description: Calibration timer interval. */
emilmont 80:8e73be2a2ac1 1057
emilmont 80:8e73be2a2ac1 1058 /* Bits 6..0 : Calibration timer interval in 0.25s resolution. */
emilmont 80:8e73be2a2ac1 1059 #define CLOCK_CTIV_CTIV_Pos (0UL) /*!< Position of CTIV field. */
emilmont 80:8e73be2a2ac1 1060 #define CLOCK_CTIV_CTIV_Msk (0x7FUL << CLOCK_CTIV_CTIV_Pos) /*!< Bit mask of CTIV field. */
emilmont 80:8e73be2a2ac1 1061
emilmont 80:8e73be2a2ac1 1062 /* Register: CLOCK_XTALFREQ */
emilmont 80:8e73be2a2ac1 1063 /* Description: Crystal frequency. */
emilmont 80:8e73be2a2ac1 1064
emilmont 80:8e73be2a2ac1 1065 /* Bits 7..0 : External Xtal frequency selection. */
emilmont 80:8e73be2a2ac1 1066 #define CLOCK_XTALFREQ_XTALFREQ_Pos (0UL) /*!< Position of XTALFREQ field. */
emilmont 80:8e73be2a2ac1 1067 #define CLOCK_XTALFREQ_XTALFREQ_Msk (0xFFUL << CLOCK_XTALFREQ_XTALFREQ_Pos) /*!< Bit mask of XTALFREQ field. */
Kojto 122:f9eeca106725 1068 #define CLOCK_XTALFREQ_XTALFREQ_32MHz (0x00UL) /*!< 32MHz xtal is used as source for the HFCLK oscillator. */
Kojto 97:433970e64889 1069 #define CLOCK_XTALFREQ_XTALFREQ_16MHz (0xFFUL) /*!< 16MHz xtal is used as source for the HFCLK oscillator. */
emilmont 80:8e73be2a2ac1 1070
emilmont 80:8e73be2a2ac1 1071
emilmont 80:8e73be2a2ac1 1072 /* Peripheral: ECB */
emilmont 80:8e73be2a2ac1 1073 /* Description: AES ECB Mode Encryption. */
emilmont 80:8e73be2a2ac1 1074
emilmont 80:8e73be2a2ac1 1075 /* Register: ECB_INTENSET */
emilmont 80:8e73be2a2ac1 1076 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 1077
emilmont 80:8e73be2a2ac1 1078 /* Bit 1 : Enable interrupt on ERRORECB event. */
emilmont 80:8e73be2a2ac1 1079 #define ECB_INTENSET_ERRORECB_Pos (1UL) /*!< Position of ERRORECB field. */
emilmont 80:8e73be2a2ac1 1080 #define ECB_INTENSET_ERRORECB_Msk (0x1UL << ECB_INTENSET_ERRORECB_Pos) /*!< Bit mask of ERRORECB field. */
emilmont 80:8e73be2a2ac1 1081 #define ECB_INTENSET_ERRORECB_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 1082 #define ECB_INTENSET_ERRORECB_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 1083 #define ECB_INTENSET_ERRORECB_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 1084
emilmont 80:8e73be2a2ac1 1085 /* Bit 0 : Enable interrupt on ENDECB event. */
emilmont 80:8e73be2a2ac1 1086 #define ECB_INTENSET_ENDECB_Pos (0UL) /*!< Position of ENDECB field. */
emilmont 80:8e73be2a2ac1 1087 #define ECB_INTENSET_ENDECB_Msk (0x1UL << ECB_INTENSET_ENDECB_Pos) /*!< Bit mask of ENDECB field. */
emilmont 80:8e73be2a2ac1 1088 #define ECB_INTENSET_ENDECB_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 1089 #define ECB_INTENSET_ENDECB_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 1090 #define ECB_INTENSET_ENDECB_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 1091
emilmont 80:8e73be2a2ac1 1092 /* Register: ECB_INTENCLR */
emilmont 80:8e73be2a2ac1 1093 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 1094
emilmont 80:8e73be2a2ac1 1095 /* Bit 1 : Disable interrupt on ERRORECB event. */
emilmont 80:8e73be2a2ac1 1096 #define ECB_INTENCLR_ERRORECB_Pos (1UL) /*!< Position of ERRORECB field. */
emilmont 80:8e73be2a2ac1 1097 #define ECB_INTENCLR_ERRORECB_Msk (0x1UL << ECB_INTENCLR_ERRORECB_Pos) /*!< Bit mask of ERRORECB field. */
emilmont 80:8e73be2a2ac1 1098 #define ECB_INTENCLR_ERRORECB_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 1099 #define ECB_INTENCLR_ERRORECB_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 1100 #define ECB_INTENCLR_ERRORECB_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 1101
emilmont 80:8e73be2a2ac1 1102 /* Bit 0 : Disable interrupt on ENDECB event. */
emilmont 80:8e73be2a2ac1 1103 #define ECB_INTENCLR_ENDECB_Pos (0UL) /*!< Position of ENDECB field. */
emilmont 80:8e73be2a2ac1 1104 #define ECB_INTENCLR_ENDECB_Msk (0x1UL << ECB_INTENCLR_ENDECB_Pos) /*!< Bit mask of ENDECB field. */
emilmont 80:8e73be2a2ac1 1105 #define ECB_INTENCLR_ENDECB_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 1106 #define ECB_INTENCLR_ENDECB_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 1107 #define ECB_INTENCLR_ENDECB_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 1108
emilmont 80:8e73be2a2ac1 1109 /* Register: ECB_POWER */
emilmont 80:8e73be2a2ac1 1110 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 1111
emilmont 80:8e73be2a2ac1 1112 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 1113 #define ECB_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 1114 #define ECB_POWER_POWER_Msk (0x1UL << ECB_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 1115 #define ECB_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 1116 #define ECB_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 1117
emilmont 80:8e73be2a2ac1 1118
emilmont 80:8e73be2a2ac1 1119 /* Peripheral: FICR */
emilmont 80:8e73be2a2ac1 1120 /* Description: Factory Information Configuration. */
emilmont 80:8e73be2a2ac1 1121
emilmont 80:8e73be2a2ac1 1122 /* Register: FICR_PPFC */
emilmont 80:8e73be2a2ac1 1123 /* Description: Pre-programmed factory code present. */
emilmont 80:8e73be2a2ac1 1124
emilmont 80:8e73be2a2ac1 1125 /* Bits 7..0 : Pre-programmed factory code present. */
emilmont 80:8e73be2a2ac1 1126 #define FICR_PPFC_PPFC_Pos (0UL) /*!< Position of PPFC field. */
emilmont 80:8e73be2a2ac1 1127 #define FICR_PPFC_PPFC_Msk (0xFFUL << FICR_PPFC_PPFC_Pos) /*!< Bit mask of PPFC field. */
Kojto 122:f9eeca106725 1128 #define FICR_PPFC_PPFC_Present (0x00UL) /*!< Present. */
emilmont 80:8e73be2a2ac1 1129 #define FICR_PPFC_PPFC_NotPresent (0xFFUL) /*!< Not present. */
emilmont 80:8e73be2a2ac1 1130
emilmont 80:8e73be2a2ac1 1131 /* Register: FICR_CONFIGID */
emilmont 80:8e73be2a2ac1 1132 /* Description: Configuration identifier. */
emilmont 80:8e73be2a2ac1 1133
emilmont 80:8e73be2a2ac1 1134 /* Bits 31..16 : Firmware Identification Number pre-loaded into the flash. */
emilmont 80:8e73be2a2ac1 1135 #define FICR_CONFIGID_FWID_Pos (16UL) /*!< Position of FWID field. */
emilmont 80:8e73be2a2ac1 1136 #define FICR_CONFIGID_FWID_Msk (0xFFFFUL << FICR_CONFIGID_FWID_Pos) /*!< Bit mask of FWID field. */
emilmont 80:8e73be2a2ac1 1137
emilmont 80:8e73be2a2ac1 1138 /* Bits 15..0 : Hardware Identification Number. */
emilmont 80:8e73be2a2ac1 1139 #define FICR_CONFIGID_HWID_Pos (0UL) /*!< Position of HWID field. */
emilmont 80:8e73be2a2ac1 1140 #define FICR_CONFIGID_HWID_Msk (0xFFFFUL << FICR_CONFIGID_HWID_Pos) /*!< Bit mask of HWID field. */
emilmont 80:8e73be2a2ac1 1141
emilmont 80:8e73be2a2ac1 1142 /* Register: FICR_DEVICEADDRTYPE */
emilmont 80:8e73be2a2ac1 1143 /* Description: Device address type. */
emilmont 80:8e73be2a2ac1 1144
emilmont 80:8e73be2a2ac1 1145 /* Bit 0 : Device address type. */
emilmont 80:8e73be2a2ac1 1146 #define FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Pos (0UL) /*!< Position of DEVICEADDRTYPE field. */
emilmont 80:8e73be2a2ac1 1147 #define FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Msk (0x1UL << FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Pos) /*!< Bit mask of DEVICEADDRTYPE field. */
emilmont 80:8e73be2a2ac1 1148 #define FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Public (0UL) /*!< Public address. */
emilmont 80:8e73be2a2ac1 1149 #define FICR_DEVICEADDRTYPE_DEVICEADDRTYPE_Random (1UL) /*!< Random address. */
emilmont 80:8e73be2a2ac1 1150
emilmont 80:8e73be2a2ac1 1151 /* Register: FICR_OVERRIDEEN */
emilmont 80:8e73be2a2ac1 1152 /* Description: Radio calibration override enable. */
emilmont 80:8e73be2a2ac1 1153
emilmont 80:8e73be2a2ac1 1154 /* Bit 3 : Override default values for BLE_1Mbit mode. */
emilmont 80:8e73be2a2ac1 1155 #define FICR_OVERRIDEEN_BLE_1MBIT_Pos (3UL) /*!< Position of BLE_1MBIT field. */
emilmont 80:8e73be2a2ac1 1156 #define FICR_OVERRIDEEN_BLE_1MBIT_Msk (0x1UL << FICR_OVERRIDEEN_BLE_1MBIT_Pos) /*!< Bit mask of BLE_1MBIT field. */
emilmont 80:8e73be2a2ac1 1157 #define FICR_OVERRIDEEN_BLE_1MBIT_Override (0UL) /*!< Override the default values for BLE_1Mbit mode. */
emilmont 80:8e73be2a2ac1 1158 #define FICR_OVERRIDEEN_BLE_1MBIT_NotOverride (1UL) /*!< Do not override the default values for BLE_1Mbit mode. */
emilmont 80:8e73be2a2ac1 1159
Kojto 97:433970e64889 1160 /* Bit 0 : Override default values for NRF_1Mbit mode. */
Kojto 97:433970e64889 1161 #define FICR_OVERRIDEEN_NRF_1MBIT_Pos (0UL) /*!< Position of NRF_1MBIT field. */
Kojto 97:433970e64889 1162 #define FICR_OVERRIDEEN_NRF_1MBIT_Msk (0x1UL << FICR_OVERRIDEEN_NRF_1MBIT_Pos) /*!< Bit mask of NRF_1MBIT field. */
Kojto 97:433970e64889 1163 #define FICR_OVERRIDEEN_NRF_1MBIT_Override (0UL) /*!< Override the default values for NRF_1Mbit mode. */
Kojto 97:433970e64889 1164 #define FICR_OVERRIDEEN_NRF_1MBIT_NotOverride (1UL) /*!< Do not override the default values for NRF_1Mbit mode. */
Kojto 97:433970e64889 1165
emilmont 80:8e73be2a2ac1 1166
emilmont 80:8e73be2a2ac1 1167 /* Peripheral: GPIO */
emilmont 80:8e73be2a2ac1 1168 /* Description: General purpose input and output. */
emilmont 80:8e73be2a2ac1 1169
emilmont 80:8e73be2a2ac1 1170 /* Register: GPIO_OUT */
emilmont 80:8e73be2a2ac1 1171 /* Description: Write GPIO port. */
emilmont 80:8e73be2a2ac1 1172
emilmont 80:8e73be2a2ac1 1173 /* Bit 31 : Pin 31. */
emilmont 80:8e73be2a2ac1 1174 #define GPIO_OUT_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
emilmont 80:8e73be2a2ac1 1175 #define GPIO_OUT_PIN31_Msk (0x1UL << GPIO_OUT_PIN31_Pos) /*!< Bit mask of PIN31 field. */
emilmont 80:8e73be2a2ac1 1176 #define GPIO_OUT_PIN31_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1177 #define GPIO_OUT_PIN31_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1178
emilmont 80:8e73be2a2ac1 1179 /* Bit 30 : Pin 30. */
emilmont 80:8e73be2a2ac1 1180 #define GPIO_OUT_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
emilmont 80:8e73be2a2ac1 1181 #define GPIO_OUT_PIN30_Msk (0x1UL << GPIO_OUT_PIN30_Pos) /*!< Bit mask of PIN30 field. */
emilmont 80:8e73be2a2ac1 1182 #define GPIO_OUT_PIN30_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1183 #define GPIO_OUT_PIN30_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1184
emilmont 80:8e73be2a2ac1 1185 /* Bit 29 : Pin 29. */
emilmont 80:8e73be2a2ac1 1186 #define GPIO_OUT_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
emilmont 80:8e73be2a2ac1 1187 #define GPIO_OUT_PIN29_Msk (0x1UL << GPIO_OUT_PIN29_Pos) /*!< Bit mask of PIN29 field. */
emilmont 80:8e73be2a2ac1 1188 #define GPIO_OUT_PIN29_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1189 #define GPIO_OUT_PIN29_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1190
emilmont 80:8e73be2a2ac1 1191 /* Bit 28 : Pin 28. */
emilmont 80:8e73be2a2ac1 1192 #define GPIO_OUT_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
emilmont 80:8e73be2a2ac1 1193 #define GPIO_OUT_PIN28_Msk (0x1UL << GPIO_OUT_PIN28_Pos) /*!< Bit mask of PIN28 field. */
emilmont 80:8e73be2a2ac1 1194 #define GPIO_OUT_PIN28_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1195 #define GPIO_OUT_PIN28_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1196
emilmont 80:8e73be2a2ac1 1197 /* Bit 27 : Pin 27. */
emilmont 80:8e73be2a2ac1 1198 #define GPIO_OUT_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
emilmont 80:8e73be2a2ac1 1199 #define GPIO_OUT_PIN27_Msk (0x1UL << GPIO_OUT_PIN27_Pos) /*!< Bit mask of PIN27 field. */
emilmont 80:8e73be2a2ac1 1200 #define GPIO_OUT_PIN27_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1201 #define GPIO_OUT_PIN27_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1202
emilmont 80:8e73be2a2ac1 1203 /* Bit 26 : Pin 26. */
emilmont 80:8e73be2a2ac1 1204 #define GPIO_OUT_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
emilmont 80:8e73be2a2ac1 1205 #define GPIO_OUT_PIN26_Msk (0x1UL << GPIO_OUT_PIN26_Pos) /*!< Bit mask of PIN26 field. */
emilmont 80:8e73be2a2ac1 1206 #define GPIO_OUT_PIN26_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1207 #define GPIO_OUT_PIN26_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1208
emilmont 80:8e73be2a2ac1 1209 /* Bit 25 : Pin 25. */
emilmont 80:8e73be2a2ac1 1210 #define GPIO_OUT_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
emilmont 80:8e73be2a2ac1 1211 #define GPIO_OUT_PIN25_Msk (0x1UL << GPIO_OUT_PIN25_Pos) /*!< Bit mask of PIN25 field. */
emilmont 80:8e73be2a2ac1 1212 #define GPIO_OUT_PIN25_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1213 #define GPIO_OUT_PIN25_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1214
emilmont 80:8e73be2a2ac1 1215 /* Bit 24 : Pin 24. */
emilmont 80:8e73be2a2ac1 1216 #define GPIO_OUT_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
emilmont 80:8e73be2a2ac1 1217 #define GPIO_OUT_PIN24_Msk (0x1UL << GPIO_OUT_PIN24_Pos) /*!< Bit mask of PIN24 field. */
emilmont 80:8e73be2a2ac1 1218 #define GPIO_OUT_PIN24_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1219 #define GPIO_OUT_PIN24_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1220
emilmont 80:8e73be2a2ac1 1221 /* Bit 23 : Pin 23. */
emilmont 80:8e73be2a2ac1 1222 #define GPIO_OUT_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
emilmont 80:8e73be2a2ac1 1223 #define GPIO_OUT_PIN23_Msk (0x1UL << GPIO_OUT_PIN23_Pos) /*!< Bit mask of PIN23 field. */
emilmont 80:8e73be2a2ac1 1224 #define GPIO_OUT_PIN23_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1225 #define GPIO_OUT_PIN23_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1226
emilmont 80:8e73be2a2ac1 1227 /* Bit 22 : Pin 22. */
emilmont 80:8e73be2a2ac1 1228 #define GPIO_OUT_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
emilmont 80:8e73be2a2ac1 1229 #define GPIO_OUT_PIN22_Msk (0x1UL << GPIO_OUT_PIN22_Pos) /*!< Bit mask of PIN22 field. */
emilmont 80:8e73be2a2ac1 1230 #define GPIO_OUT_PIN22_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1231 #define GPIO_OUT_PIN22_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1232
emilmont 80:8e73be2a2ac1 1233 /* Bit 21 : Pin 21. */
emilmont 80:8e73be2a2ac1 1234 #define GPIO_OUT_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
emilmont 80:8e73be2a2ac1 1235 #define GPIO_OUT_PIN21_Msk (0x1UL << GPIO_OUT_PIN21_Pos) /*!< Bit mask of PIN21 field. */
emilmont 80:8e73be2a2ac1 1236 #define GPIO_OUT_PIN21_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1237 #define GPIO_OUT_PIN21_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1238
emilmont 80:8e73be2a2ac1 1239 /* Bit 20 : Pin 20. */
emilmont 80:8e73be2a2ac1 1240 #define GPIO_OUT_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
emilmont 80:8e73be2a2ac1 1241 #define GPIO_OUT_PIN20_Msk (0x1UL << GPIO_OUT_PIN20_Pos) /*!< Bit mask of PIN20 field. */
emilmont 80:8e73be2a2ac1 1242 #define GPIO_OUT_PIN20_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1243 #define GPIO_OUT_PIN20_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1244
emilmont 80:8e73be2a2ac1 1245 /* Bit 19 : Pin 19. */
emilmont 80:8e73be2a2ac1 1246 #define GPIO_OUT_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
emilmont 80:8e73be2a2ac1 1247 #define GPIO_OUT_PIN19_Msk (0x1UL << GPIO_OUT_PIN19_Pos) /*!< Bit mask of PIN19 field. */
emilmont 80:8e73be2a2ac1 1248 #define GPIO_OUT_PIN19_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1249 #define GPIO_OUT_PIN19_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1250
emilmont 80:8e73be2a2ac1 1251 /* Bit 18 : Pin 18. */
emilmont 80:8e73be2a2ac1 1252 #define GPIO_OUT_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
emilmont 80:8e73be2a2ac1 1253 #define GPIO_OUT_PIN18_Msk (0x1UL << GPIO_OUT_PIN18_Pos) /*!< Bit mask of PIN18 field. */
emilmont 80:8e73be2a2ac1 1254 #define GPIO_OUT_PIN18_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1255 #define GPIO_OUT_PIN18_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1256
emilmont 80:8e73be2a2ac1 1257 /* Bit 17 : Pin 17. */
emilmont 80:8e73be2a2ac1 1258 #define GPIO_OUT_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
emilmont 80:8e73be2a2ac1 1259 #define GPIO_OUT_PIN17_Msk (0x1UL << GPIO_OUT_PIN17_Pos) /*!< Bit mask of PIN17 field. */
emilmont 80:8e73be2a2ac1 1260 #define GPIO_OUT_PIN17_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1261 #define GPIO_OUT_PIN17_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1262
emilmont 80:8e73be2a2ac1 1263 /* Bit 16 : Pin 16. */
emilmont 80:8e73be2a2ac1 1264 #define GPIO_OUT_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
emilmont 80:8e73be2a2ac1 1265 #define GPIO_OUT_PIN16_Msk (0x1UL << GPIO_OUT_PIN16_Pos) /*!< Bit mask of PIN16 field. */
emilmont 80:8e73be2a2ac1 1266 #define GPIO_OUT_PIN16_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1267 #define GPIO_OUT_PIN16_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1268
emilmont 80:8e73be2a2ac1 1269 /* Bit 15 : Pin 15. */
emilmont 80:8e73be2a2ac1 1270 #define GPIO_OUT_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
emilmont 80:8e73be2a2ac1 1271 #define GPIO_OUT_PIN15_Msk (0x1UL << GPIO_OUT_PIN15_Pos) /*!< Bit mask of PIN15 field. */
emilmont 80:8e73be2a2ac1 1272 #define GPIO_OUT_PIN15_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1273 #define GPIO_OUT_PIN15_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1274
emilmont 80:8e73be2a2ac1 1275 /* Bit 14 : Pin 14. */
emilmont 80:8e73be2a2ac1 1276 #define GPIO_OUT_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
emilmont 80:8e73be2a2ac1 1277 #define GPIO_OUT_PIN14_Msk (0x1UL << GPIO_OUT_PIN14_Pos) /*!< Bit mask of PIN14 field. */
emilmont 80:8e73be2a2ac1 1278 #define GPIO_OUT_PIN14_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1279 #define GPIO_OUT_PIN14_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1280
emilmont 80:8e73be2a2ac1 1281 /* Bit 13 : Pin 13. */
emilmont 80:8e73be2a2ac1 1282 #define GPIO_OUT_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
emilmont 80:8e73be2a2ac1 1283 #define GPIO_OUT_PIN13_Msk (0x1UL << GPIO_OUT_PIN13_Pos) /*!< Bit mask of PIN13 field. */
emilmont 80:8e73be2a2ac1 1284 #define GPIO_OUT_PIN13_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1285 #define GPIO_OUT_PIN13_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1286
emilmont 80:8e73be2a2ac1 1287 /* Bit 12 : Pin 12. */
emilmont 80:8e73be2a2ac1 1288 #define GPIO_OUT_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
emilmont 80:8e73be2a2ac1 1289 #define GPIO_OUT_PIN12_Msk (0x1UL << GPIO_OUT_PIN12_Pos) /*!< Bit mask of PIN12 field. */
emilmont 80:8e73be2a2ac1 1290 #define GPIO_OUT_PIN12_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1291 #define GPIO_OUT_PIN12_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1292
emilmont 80:8e73be2a2ac1 1293 /* Bit 11 : Pin 11. */
emilmont 80:8e73be2a2ac1 1294 #define GPIO_OUT_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
emilmont 80:8e73be2a2ac1 1295 #define GPIO_OUT_PIN11_Msk (0x1UL << GPIO_OUT_PIN11_Pos) /*!< Bit mask of PIN11 field. */
emilmont 80:8e73be2a2ac1 1296 #define GPIO_OUT_PIN11_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1297 #define GPIO_OUT_PIN11_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1298
emilmont 80:8e73be2a2ac1 1299 /* Bit 10 : Pin 10. */
emilmont 80:8e73be2a2ac1 1300 #define GPIO_OUT_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
emilmont 80:8e73be2a2ac1 1301 #define GPIO_OUT_PIN10_Msk (0x1UL << GPIO_OUT_PIN10_Pos) /*!< Bit mask of PIN10 field. */
emilmont 80:8e73be2a2ac1 1302 #define GPIO_OUT_PIN10_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1303 #define GPIO_OUT_PIN10_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1304
emilmont 80:8e73be2a2ac1 1305 /* Bit 9 : Pin 9. */
emilmont 80:8e73be2a2ac1 1306 #define GPIO_OUT_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
emilmont 80:8e73be2a2ac1 1307 #define GPIO_OUT_PIN9_Msk (0x1UL << GPIO_OUT_PIN9_Pos) /*!< Bit mask of PIN9 field. */
emilmont 80:8e73be2a2ac1 1308 #define GPIO_OUT_PIN9_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1309 #define GPIO_OUT_PIN9_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1310
emilmont 80:8e73be2a2ac1 1311 /* Bit 8 : Pin 8. */
emilmont 80:8e73be2a2ac1 1312 #define GPIO_OUT_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
emilmont 80:8e73be2a2ac1 1313 #define GPIO_OUT_PIN8_Msk (0x1UL << GPIO_OUT_PIN8_Pos) /*!< Bit mask of PIN8 field. */
emilmont 80:8e73be2a2ac1 1314 #define GPIO_OUT_PIN8_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1315 #define GPIO_OUT_PIN8_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1316
emilmont 80:8e73be2a2ac1 1317 /* Bit 7 : Pin 7. */
emilmont 80:8e73be2a2ac1 1318 #define GPIO_OUT_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
emilmont 80:8e73be2a2ac1 1319 #define GPIO_OUT_PIN7_Msk (0x1UL << GPIO_OUT_PIN7_Pos) /*!< Bit mask of PIN7 field. */
emilmont 80:8e73be2a2ac1 1320 #define GPIO_OUT_PIN7_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1321 #define GPIO_OUT_PIN7_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1322
emilmont 80:8e73be2a2ac1 1323 /* Bit 6 : Pin 6. */
emilmont 80:8e73be2a2ac1 1324 #define GPIO_OUT_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
emilmont 80:8e73be2a2ac1 1325 #define GPIO_OUT_PIN6_Msk (0x1UL << GPIO_OUT_PIN6_Pos) /*!< Bit mask of PIN6 field. */
emilmont 80:8e73be2a2ac1 1326 #define GPIO_OUT_PIN6_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1327 #define GPIO_OUT_PIN6_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1328
emilmont 80:8e73be2a2ac1 1329 /* Bit 5 : Pin 5. */
emilmont 80:8e73be2a2ac1 1330 #define GPIO_OUT_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
emilmont 80:8e73be2a2ac1 1331 #define GPIO_OUT_PIN5_Msk (0x1UL << GPIO_OUT_PIN5_Pos) /*!< Bit mask of PIN5 field. */
emilmont 80:8e73be2a2ac1 1332 #define GPIO_OUT_PIN5_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1333 #define GPIO_OUT_PIN5_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1334
emilmont 80:8e73be2a2ac1 1335 /* Bit 4 : Pin 4. */
emilmont 80:8e73be2a2ac1 1336 #define GPIO_OUT_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
emilmont 80:8e73be2a2ac1 1337 #define GPIO_OUT_PIN4_Msk (0x1UL << GPIO_OUT_PIN4_Pos) /*!< Bit mask of PIN4 field. */
emilmont 80:8e73be2a2ac1 1338 #define GPIO_OUT_PIN4_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1339 #define GPIO_OUT_PIN4_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1340
emilmont 80:8e73be2a2ac1 1341 /* Bit 3 : Pin 3. */
emilmont 80:8e73be2a2ac1 1342 #define GPIO_OUT_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
emilmont 80:8e73be2a2ac1 1343 #define GPIO_OUT_PIN3_Msk (0x1UL << GPIO_OUT_PIN3_Pos) /*!< Bit mask of PIN3 field. */
emilmont 80:8e73be2a2ac1 1344 #define GPIO_OUT_PIN3_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1345 #define GPIO_OUT_PIN3_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1346
emilmont 80:8e73be2a2ac1 1347 /* Bit 2 : Pin 2. */
emilmont 80:8e73be2a2ac1 1348 #define GPIO_OUT_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
emilmont 80:8e73be2a2ac1 1349 #define GPIO_OUT_PIN2_Msk (0x1UL << GPIO_OUT_PIN2_Pos) /*!< Bit mask of PIN2 field. */
emilmont 80:8e73be2a2ac1 1350 #define GPIO_OUT_PIN2_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1351 #define GPIO_OUT_PIN2_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1352
emilmont 80:8e73be2a2ac1 1353 /* Bit 1 : Pin 1. */
emilmont 80:8e73be2a2ac1 1354 #define GPIO_OUT_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
emilmont 80:8e73be2a2ac1 1355 #define GPIO_OUT_PIN1_Msk (0x1UL << GPIO_OUT_PIN1_Pos) /*!< Bit mask of PIN1 field. */
emilmont 80:8e73be2a2ac1 1356 #define GPIO_OUT_PIN1_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1357 #define GPIO_OUT_PIN1_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1358
emilmont 80:8e73be2a2ac1 1359 /* Bit 0 : Pin 0. */
emilmont 80:8e73be2a2ac1 1360 #define GPIO_OUT_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
emilmont 80:8e73be2a2ac1 1361 #define GPIO_OUT_PIN0_Msk (0x1UL << GPIO_OUT_PIN0_Pos) /*!< Bit mask of PIN0 field. */
emilmont 80:8e73be2a2ac1 1362 #define GPIO_OUT_PIN0_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1363 #define GPIO_OUT_PIN0_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1364
emilmont 80:8e73be2a2ac1 1365 /* Register: GPIO_OUTSET */
emilmont 80:8e73be2a2ac1 1366 /* Description: Set individual bits in GPIO port. */
emilmont 80:8e73be2a2ac1 1367
emilmont 80:8e73be2a2ac1 1368 /* Bit 31 : Pin 31. */
emilmont 80:8e73be2a2ac1 1369 #define GPIO_OUTSET_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
emilmont 80:8e73be2a2ac1 1370 #define GPIO_OUTSET_PIN31_Msk (0x1UL << GPIO_OUTSET_PIN31_Pos) /*!< Bit mask of PIN31 field. */
emilmont 80:8e73be2a2ac1 1371 #define GPIO_OUTSET_PIN31_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1372 #define GPIO_OUTSET_PIN31_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1373 #define GPIO_OUTSET_PIN31_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1374
emilmont 80:8e73be2a2ac1 1375 /* Bit 30 : Pin 30. */
emilmont 80:8e73be2a2ac1 1376 #define GPIO_OUTSET_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
emilmont 80:8e73be2a2ac1 1377 #define GPIO_OUTSET_PIN30_Msk (0x1UL << GPIO_OUTSET_PIN30_Pos) /*!< Bit mask of PIN30 field. */
emilmont 80:8e73be2a2ac1 1378 #define GPIO_OUTSET_PIN30_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1379 #define GPIO_OUTSET_PIN30_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1380 #define GPIO_OUTSET_PIN30_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1381
emilmont 80:8e73be2a2ac1 1382 /* Bit 29 : Pin 29. */
emilmont 80:8e73be2a2ac1 1383 #define GPIO_OUTSET_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
emilmont 80:8e73be2a2ac1 1384 #define GPIO_OUTSET_PIN29_Msk (0x1UL << GPIO_OUTSET_PIN29_Pos) /*!< Bit mask of PIN29 field. */
emilmont 80:8e73be2a2ac1 1385 #define GPIO_OUTSET_PIN29_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1386 #define GPIO_OUTSET_PIN29_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1387 #define GPIO_OUTSET_PIN29_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1388
emilmont 80:8e73be2a2ac1 1389 /* Bit 28 : Pin 28. */
emilmont 80:8e73be2a2ac1 1390 #define GPIO_OUTSET_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
emilmont 80:8e73be2a2ac1 1391 #define GPIO_OUTSET_PIN28_Msk (0x1UL << GPIO_OUTSET_PIN28_Pos) /*!< Bit mask of PIN28 field. */
emilmont 80:8e73be2a2ac1 1392 #define GPIO_OUTSET_PIN28_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1393 #define GPIO_OUTSET_PIN28_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1394 #define GPIO_OUTSET_PIN28_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1395
emilmont 80:8e73be2a2ac1 1396 /* Bit 27 : Pin 27. */
emilmont 80:8e73be2a2ac1 1397 #define GPIO_OUTSET_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
emilmont 80:8e73be2a2ac1 1398 #define GPIO_OUTSET_PIN27_Msk (0x1UL << GPIO_OUTSET_PIN27_Pos) /*!< Bit mask of PIN27 field. */
emilmont 80:8e73be2a2ac1 1399 #define GPIO_OUTSET_PIN27_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1400 #define GPIO_OUTSET_PIN27_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1401 #define GPIO_OUTSET_PIN27_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1402
emilmont 80:8e73be2a2ac1 1403 /* Bit 26 : Pin 26. */
emilmont 80:8e73be2a2ac1 1404 #define GPIO_OUTSET_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
emilmont 80:8e73be2a2ac1 1405 #define GPIO_OUTSET_PIN26_Msk (0x1UL << GPIO_OUTSET_PIN26_Pos) /*!< Bit mask of PIN26 field. */
emilmont 80:8e73be2a2ac1 1406 #define GPIO_OUTSET_PIN26_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1407 #define GPIO_OUTSET_PIN26_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1408 #define GPIO_OUTSET_PIN26_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1409
emilmont 80:8e73be2a2ac1 1410 /* Bit 25 : Pin 25. */
emilmont 80:8e73be2a2ac1 1411 #define GPIO_OUTSET_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
emilmont 80:8e73be2a2ac1 1412 #define GPIO_OUTSET_PIN25_Msk (0x1UL << GPIO_OUTSET_PIN25_Pos) /*!< Bit mask of PIN25 field. */
emilmont 80:8e73be2a2ac1 1413 #define GPIO_OUTSET_PIN25_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1414 #define GPIO_OUTSET_PIN25_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1415 #define GPIO_OUTSET_PIN25_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1416
emilmont 80:8e73be2a2ac1 1417 /* Bit 24 : Pin 24. */
emilmont 80:8e73be2a2ac1 1418 #define GPIO_OUTSET_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
emilmont 80:8e73be2a2ac1 1419 #define GPIO_OUTSET_PIN24_Msk (0x1UL << GPIO_OUTSET_PIN24_Pos) /*!< Bit mask of PIN24 field. */
emilmont 80:8e73be2a2ac1 1420 #define GPIO_OUTSET_PIN24_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1421 #define GPIO_OUTSET_PIN24_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1422 #define GPIO_OUTSET_PIN24_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1423
emilmont 80:8e73be2a2ac1 1424 /* Bit 23 : Pin 23. */
emilmont 80:8e73be2a2ac1 1425 #define GPIO_OUTSET_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
emilmont 80:8e73be2a2ac1 1426 #define GPIO_OUTSET_PIN23_Msk (0x1UL << GPIO_OUTSET_PIN23_Pos) /*!< Bit mask of PIN23 field. */
emilmont 80:8e73be2a2ac1 1427 #define GPIO_OUTSET_PIN23_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1428 #define GPIO_OUTSET_PIN23_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1429 #define GPIO_OUTSET_PIN23_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1430
emilmont 80:8e73be2a2ac1 1431 /* Bit 22 : Pin 22. */
emilmont 80:8e73be2a2ac1 1432 #define GPIO_OUTSET_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
emilmont 80:8e73be2a2ac1 1433 #define GPIO_OUTSET_PIN22_Msk (0x1UL << GPIO_OUTSET_PIN22_Pos) /*!< Bit mask of PIN22 field. */
emilmont 80:8e73be2a2ac1 1434 #define GPIO_OUTSET_PIN22_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1435 #define GPIO_OUTSET_PIN22_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1436 #define GPIO_OUTSET_PIN22_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1437
emilmont 80:8e73be2a2ac1 1438 /* Bit 21 : Pin 21. */
emilmont 80:8e73be2a2ac1 1439 #define GPIO_OUTSET_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
emilmont 80:8e73be2a2ac1 1440 #define GPIO_OUTSET_PIN21_Msk (0x1UL << GPIO_OUTSET_PIN21_Pos) /*!< Bit mask of PIN21 field. */
emilmont 80:8e73be2a2ac1 1441 #define GPIO_OUTSET_PIN21_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1442 #define GPIO_OUTSET_PIN21_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1443 #define GPIO_OUTSET_PIN21_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1444
emilmont 80:8e73be2a2ac1 1445 /* Bit 20 : Pin 20. */
emilmont 80:8e73be2a2ac1 1446 #define GPIO_OUTSET_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
emilmont 80:8e73be2a2ac1 1447 #define GPIO_OUTSET_PIN20_Msk (0x1UL << GPIO_OUTSET_PIN20_Pos) /*!< Bit mask of PIN20 field. */
emilmont 80:8e73be2a2ac1 1448 #define GPIO_OUTSET_PIN20_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1449 #define GPIO_OUTSET_PIN20_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1450 #define GPIO_OUTSET_PIN20_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1451
emilmont 80:8e73be2a2ac1 1452 /* Bit 19 : Pin 19. */
emilmont 80:8e73be2a2ac1 1453 #define GPIO_OUTSET_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
emilmont 80:8e73be2a2ac1 1454 #define GPIO_OUTSET_PIN19_Msk (0x1UL << GPIO_OUTSET_PIN19_Pos) /*!< Bit mask of PIN19 field. */
emilmont 80:8e73be2a2ac1 1455 #define GPIO_OUTSET_PIN19_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1456 #define GPIO_OUTSET_PIN19_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1457 #define GPIO_OUTSET_PIN19_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1458
emilmont 80:8e73be2a2ac1 1459 /* Bit 18 : Pin 18. */
emilmont 80:8e73be2a2ac1 1460 #define GPIO_OUTSET_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
emilmont 80:8e73be2a2ac1 1461 #define GPIO_OUTSET_PIN18_Msk (0x1UL << GPIO_OUTSET_PIN18_Pos) /*!< Bit mask of PIN18 field. */
emilmont 80:8e73be2a2ac1 1462 #define GPIO_OUTSET_PIN18_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1463 #define GPIO_OUTSET_PIN18_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1464 #define GPIO_OUTSET_PIN18_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1465
emilmont 80:8e73be2a2ac1 1466 /* Bit 17 : Pin 17. */
emilmont 80:8e73be2a2ac1 1467 #define GPIO_OUTSET_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
emilmont 80:8e73be2a2ac1 1468 #define GPIO_OUTSET_PIN17_Msk (0x1UL << GPIO_OUTSET_PIN17_Pos) /*!< Bit mask of PIN17 field. */
emilmont 80:8e73be2a2ac1 1469 #define GPIO_OUTSET_PIN17_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1470 #define GPIO_OUTSET_PIN17_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1471 #define GPIO_OUTSET_PIN17_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1472
emilmont 80:8e73be2a2ac1 1473 /* Bit 16 : Pin 16. */
emilmont 80:8e73be2a2ac1 1474 #define GPIO_OUTSET_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
emilmont 80:8e73be2a2ac1 1475 #define GPIO_OUTSET_PIN16_Msk (0x1UL << GPIO_OUTSET_PIN16_Pos) /*!< Bit mask of PIN16 field. */
emilmont 80:8e73be2a2ac1 1476 #define GPIO_OUTSET_PIN16_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1477 #define GPIO_OUTSET_PIN16_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1478 #define GPIO_OUTSET_PIN16_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1479
emilmont 80:8e73be2a2ac1 1480 /* Bit 15 : Pin 15. */
emilmont 80:8e73be2a2ac1 1481 #define GPIO_OUTSET_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
emilmont 80:8e73be2a2ac1 1482 #define GPIO_OUTSET_PIN15_Msk (0x1UL << GPIO_OUTSET_PIN15_Pos) /*!< Bit mask of PIN15 field. */
emilmont 80:8e73be2a2ac1 1483 #define GPIO_OUTSET_PIN15_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1484 #define GPIO_OUTSET_PIN15_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1485 #define GPIO_OUTSET_PIN15_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1486
emilmont 80:8e73be2a2ac1 1487 /* Bit 14 : Pin 14. */
emilmont 80:8e73be2a2ac1 1488 #define GPIO_OUTSET_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
emilmont 80:8e73be2a2ac1 1489 #define GPIO_OUTSET_PIN14_Msk (0x1UL << GPIO_OUTSET_PIN14_Pos) /*!< Bit mask of PIN14 field. */
emilmont 80:8e73be2a2ac1 1490 #define GPIO_OUTSET_PIN14_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1491 #define GPIO_OUTSET_PIN14_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1492 #define GPIO_OUTSET_PIN14_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1493
emilmont 80:8e73be2a2ac1 1494 /* Bit 13 : Pin 13. */
emilmont 80:8e73be2a2ac1 1495 #define GPIO_OUTSET_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
emilmont 80:8e73be2a2ac1 1496 #define GPIO_OUTSET_PIN13_Msk (0x1UL << GPIO_OUTSET_PIN13_Pos) /*!< Bit mask of PIN13 field. */
emilmont 80:8e73be2a2ac1 1497 #define GPIO_OUTSET_PIN13_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1498 #define GPIO_OUTSET_PIN13_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1499 #define GPIO_OUTSET_PIN13_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1500
emilmont 80:8e73be2a2ac1 1501 /* Bit 12 : Pin 12. */
emilmont 80:8e73be2a2ac1 1502 #define GPIO_OUTSET_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
emilmont 80:8e73be2a2ac1 1503 #define GPIO_OUTSET_PIN12_Msk (0x1UL << GPIO_OUTSET_PIN12_Pos) /*!< Bit mask of PIN12 field. */
emilmont 80:8e73be2a2ac1 1504 #define GPIO_OUTSET_PIN12_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1505 #define GPIO_OUTSET_PIN12_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1506 #define GPIO_OUTSET_PIN12_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1507
emilmont 80:8e73be2a2ac1 1508 /* Bit 11 : Pin 11. */
emilmont 80:8e73be2a2ac1 1509 #define GPIO_OUTSET_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
emilmont 80:8e73be2a2ac1 1510 #define GPIO_OUTSET_PIN11_Msk (0x1UL << GPIO_OUTSET_PIN11_Pos) /*!< Bit mask of PIN11 field. */
emilmont 80:8e73be2a2ac1 1511 #define GPIO_OUTSET_PIN11_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1512 #define GPIO_OUTSET_PIN11_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1513 #define GPIO_OUTSET_PIN11_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1514
emilmont 80:8e73be2a2ac1 1515 /* Bit 10 : Pin 10. */
emilmont 80:8e73be2a2ac1 1516 #define GPIO_OUTSET_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
emilmont 80:8e73be2a2ac1 1517 #define GPIO_OUTSET_PIN10_Msk (0x1UL << GPIO_OUTSET_PIN10_Pos) /*!< Bit mask of PIN10 field. */
emilmont 80:8e73be2a2ac1 1518 #define GPIO_OUTSET_PIN10_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1519 #define GPIO_OUTSET_PIN10_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1520 #define GPIO_OUTSET_PIN10_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1521
emilmont 80:8e73be2a2ac1 1522 /* Bit 9 : Pin 9. */
emilmont 80:8e73be2a2ac1 1523 #define GPIO_OUTSET_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
emilmont 80:8e73be2a2ac1 1524 #define GPIO_OUTSET_PIN9_Msk (0x1UL << GPIO_OUTSET_PIN9_Pos) /*!< Bit mask of PIN9 field. */
emilmont 80:8e73be2a2ac1 1525 #define GPIO_OUTSET_PIN9_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1526 #define GPIO_OUTSET_PIN9_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1527 #define GPIO_OUTSET_PIN9_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1528
emilmont 80:8e73be2a2ac1 1529 /* Bit 8 : Pin 8. */
emilmont 80:8e73be2a2ac1 1530 #define GPIO_OUTSET_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
emilmont 80:8e73be2a2ac1 1531 #define GPIO_OUTSET_PIN8_Msk (0x1UL << GPIO_OUTSET_PIN8_Pos) /*!< Bit mask of PIN8 field. */
emilmont 80:8e73be2a2ac1 1532 #define GPIO_OUTSET_PIN8_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1533 #define GPIO_OUTSET_PIN8_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1534 #define GPIO_OUTSET_PIN8_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1535
emilmont 80:8e73be2a2ac1 1536 /* Bit 7 : Pin 7. */
emilmont 80:8e73be2a2ac1 1537 #define GPIO_OUTSET_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
emilmont 80:8e73be2a2ac1 1538 #define GPIO_OUTSET_PIN7_Msk (0x1UL << GPIO_OUTSET_PIN7_Pos) /*!< Bit mask of PIN7 field. */
emilmont 80:8e73be2a2ac1 1539 #define GPIO_OUTSET_PIN7_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1540 #define GPIO_OUTSET_PIN7_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1541 #define GPIO_OUTSET_PIN7_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1542
emilmont 80:8e73be2a2ac1 1543 /* Bit 6 : Pin 6. */
emilmont 80:8e73be2a2ac1 1544 #define GPIO_OUTSET_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
emilmont 80:8e73be2a2ac1 1545 #define GPIO_OUTSET_PIN6_Msk (0x1UL << GPIO_OUTSET_PIN6_Pos) /*!< Bit mask of PIN6 field. */
emilmont 80:8e73be2a2ac1 1546 #define GPIO_OUTSET_PIN6_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1547 #define GPIO_OUTSET_PIN6_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1548 #define GPIO_OUTSET_PIN6_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1549
emilmont 80:8e73be2a2ac1 1550 /* Bit 5 : Pin 5. */
emilmont 80:8e73be2a2ac1 1551 #define GPIO_OUTSET_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
emilmont 80:8e73be2a2ac1 1552 #define GPIO_OUTSET_PIN5_Msk (0x1UL << GPIO_OUTSET_PIN5_Pos) /*!< Bit mask of PIN5 field. */
emilmont 80:8e73be2a2ac1 1553 #define GPIO_OUTSET_PIN5_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1554 #define GPIO_OUTSET_PIN5_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1555 #define GPIO_OUTSET_PIN5_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1556
emilmont 80:8e73be2a2ac1 1557 /* Bit 4 : Pin 4. */
emilmont 80:8e73be2a2ac1 1558 #define GPIO_OUTSET_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
emilmont 80:8e73be2a2ac1 1559 #define GPIO_OUTSET_PIN4_Msk (0x1UL << GPIO_OUTSET_PIN4_Pos) /*!< Bit mask of PIN4 field. */
emilmont 80:8e73be2a2ac1 1560 #define GPIO_OUTSET_PIN4_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1561 #define GPIO_OUTSET_PIN4_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1562 #define GPIO_OUTSET_PIN4_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1563
emilmont 80:8e73be2a2ac1 1564 /* Bit 3 : Pin 3. */
emilmont 80:8e73be2a2ac1 1565 #define GPIO_OUTSET_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
emilmont 80:8e73be2a2ac1 1566 #define GPIO_OUTSET_PIN3_Msk (0x1UL << GPIO_OUTSET_PIN3_Pos) /*!< Bit mask of PIN3 field. */
emilmont 80:8e73be2a2ac1 1567 #define GPIO_OUTSET_PIN3_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1568 #define GPIO_OUTSET_PIN3_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1569 #define GPIO_OUTSET_PIN3_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1570
emilmont 80:8e73be2a2ac1 1571 /* Bit 2 : Pin 2. */
emilmont 80:8e73be2a2ac1 1572 #define GPIO_OUTSET_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
emilmont 80:8e73be2a2ac1 1573 #define GPIO_OUTSET_PIN2_Msk (0x1UL << GPIO_OUTSET_PIN2_Pos) /*!< Bit mask of PIN2 field. */
emilmont 80:8e73be2a2ac1 1574 #define GPIO_OUTSET_PIN2_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1575 #define GPIO_OUTSET_PIN2_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1576 #define GPIO_OUTSET_PIN2_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1577
emilmont 80:8e73be2a2ac1 1578 /* Bit 1 : Pin 1. */
emilmont 80:8e73be2a2ac1 1579 #define GPIO_OUTSET_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
emilmont 80:8e73be2a2ac1 1580 #define GPIO_OUTSET_PIN1_Msk (0x1UL << GPIO_OUTSET_PIN1_Pos) /*!< Bit mask of PIN1 field. */
emilmont 80:8e73be2a2ac1 1581 #define GPIO_OUTSET_PIN1_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1582 #define GPIO_OUTSET_PIN1_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1583 #define GPIO_OUTSET_PIN1_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1584
emilmont 80:8e73be2a2ac1 1585 /* Bit 0 : Pin 0. */
emilmont 80:8e73be2a2ac1 1586 #define GPIO_OUTSET_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
emilmont 80:8e73be2a2ac1 1587 #define GPIO_OUTSET_PIN0_Msk (0x1UL << GPIO_OUTSET_PIN0_Pos) /*!< Bit mask of PIN0 field. */
emilmont 80:8e73be2a2ac1 1588 #define GPIO_OUTSET_PIN0_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1589 #define GPIO_OUTSET_PIN0_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1590 #define GPIO_OUTSET_PIN0_Set (1UL) /*!< Set pin driver high. */
emilmont 80:8e73be2a2ac1 1591
emilmont 80:8e73be2a2ac1 1592 /* Register: GPIO_OUTCLR */
emilmont 80:8e73be2a2ac1 1593 /* Description: Clear individual bits in GPIO port. */
emilmont 80:8e73be2a2ac1 1594
emilmont 80:8e73be2a2ac1 1595 /* Bit 31 : Pin 31. */
emilmont 80:8e73be2a2ac1 1596 #define GPIO_OUTCLR_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
emilmont 80:8e73be2a2ac1 1597 #define GPIO_OUTCLR_PIN31_Msk (0x1UL << GPIO_OUTCLR_PIN31_Pos) /*!< Bit mask of PIN31 field. */
emilmont 80:8e73be2a2ac1 1598 #define GPIO_OUTCLR_PIN31_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1599 #define GPIO_OUTCLR_PIN31_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1600 #define GPIO_OUTCLR_PIN31_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1601
emilmont 80:8e73be2a2ac1 1602 /* Bit 30 : Pin 30. */
emilmont 80:8e73be2a2ac1 1603 #define GPIO_OUTCLR_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
emilmont 80:8e73be2a2ac1 1604 #define GPIO_OUTCLR_PIN30_Msk (0x1UL << GPIO_OUTCLR_PIN30_Pos) /*!< Bit mask of PIN30 field. */
emilmont 80:8e73be2a2ac1 1605 #define GPIO_OUTCLR_PIN30_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1606 #define GPIO_OUTCLR_PIN30_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1607 #define GPIO_OUTCLR_PIN30_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1608
emilmont 80:8e73be2a2ac1 1609 /* Bit 29 : Pin 29. */
emilmont 80:8e73be2a2ac1 1610 #define GPIO_OUTCLR_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
emilmont 80:8e73be2a2ac1 1611 #define GPIO_OUTCLR_PIN29_Msk (0x1UL << GPIO_OUTCLR_PIN29_Pos) /*!< Bit mask of PIN29 field. */
emilmont 80:8e73be2a2ac1 1612 #define GPIO_OUTCLR_PIN29_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1613 #define GPIO_OUTCLR_PIN29_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1614 #define GPIO_OUTCLR_PIN29_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1615
emilmont 80:8e73be2a2ac1 1616 /* Bit 28 : Pin 28. */
emilmont 80:8e73be2a2ac1 1617 #define GPIO_OUTCLR_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
emilmont 80:8e73be2a2ac1 1618 #define GPIO_OUTCLR_PIN28_Msk (0x1UL << GPIO_OUTCLR_PIN28_Pos) /*!< Bit mask of PIN28 field. */
emilmont 80:8e73be2a2ac1 1619 #define GPIO_OUTCLR_PIN28_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1620 #define GPIO_OUTCLR_PIN28_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1621 #define GPIO_OUTCLR_PIN28_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1622
emilmont 80:8e73be2a2ac1 1623 /* Bit 27 : Pin 27. */
emilmont 80:8e73be2a2ac1 1624 #define GPIO_OUTCLR_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
emilmont 80:8e73be2a2ac1 1625 #define GPIO_OUTCLR_PIN27_Msk (0x1UL << GPIO_OUTCLR_PIN27_Pos) /*!< Bit mask of PIN27 field. */
emilmont 80:8e73be2a2ac1 1626 #define GPIO_OUTCLR_PIN27_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1627 #define GPIO_OUTCLR_PIN27_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1628 #define GPIO_OUTCLR_PIN27_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1629
emilmont 80:8e73be2a2ac1 1630 /* Bit 26 : Pin 26. */
emilmont 80:8e73be2a2ac1 1631 #define GPIO_OUTCLR_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
emilmont 80:8e73be2a2ac1 1632 #define GPIO_OUTCLR_PIN26_Msk (0x1UL << GPIO_OUTCLR_PIN26_Pos) /*!< Bit mask of PIN26 field. */
emilmont 80:8e73be2a2ac1 1633 #define GPIO_OUTCLR_PIN26_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1634 #define GPIO_OUTCLR_PIN26_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1635 #define GPIO_OUTCLR_PIN26_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1636
emilmont 80:8e73be2a2ac1 1637 /* Bit 25 : Pin 25. */
emilmont 80:8e73be2a2ac1 1638 #define GPIO_OUTCLR_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
emilmont 80:8e73be2a2ac1 1639 #define GPIO_OUTCLR_PIN25_Msk (0x1UL << GPIO_OUTCLR_PIN25_Pos) /*!< Bit mask of PIN25 field. */
emilmont 80:8e73be2a2ac1 1640 #define GPIO_OUTCLR_PIN25_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1641 #define GPIO_OUTCLR_PIN25_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1642 #define GPIO_OUTCLR_PIN25_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1643
emilmont 80:8e73be2a2ac1 1644 /* Bit 24 : Pin 24. */
emilmont 80:8e73be2a2ac1 1645 #define GPIO_OUTCLR_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
emilmont 80:8e73be2a2ac1 1646 #define GPIO_OUTCLR_PIN24_Msk (0x1UL << GPIO_OUTCLR_PIN24_Pos) /*!< Bit mask of PIN24 field. */
emilmont 80:8e73be2a2ac1 1647 #define GPIO_OUTCLR_PIN24_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1648 #define GPIO_OUTCLR_PIN24_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1649 #define GPIO_OUTCLR_PIN24_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1650
emilmont 80:8e73be2a2ac1 1651 /* Bit 23 : Pin 23. */
emilmont 80:8e73be2a2ac1 1652 #define GPIO_OUTCLR_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
emilmont 80:8e73be2a2ac1 1653 #define GPIO_OUTCLR_PIN23_Msk (0x1UL << GPIO_OUTCLR_PIN23_Pos) /*!< Bit mask of PIN23 field. */
emilmont 80:8e73be2a2ac1 1654 #define GPIO_OUTCLR_PIN23_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1655 #define GPIO_OUTCLR_PIN23_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1656 #define GPIO_OUTCLR_PIN23_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1657
emilmont 80:8e73be2a2ac1 1658 /* Bit 22 : Pin 22. */
emilmont 80:8e73be2a2ac1 1659 #define GPIO_OUTCLR_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
emilmont 80:8e73be2a2ac1 1660 #define GPIO_OUTCLR_PIN22_Msk (0x1UL << GPIO_OUTCLR_PIN22_Pos) /*!< Bit mask of PIN22 field. */
emilmont 80:8e73be2a2ac1 1661 #define GPIO_OUTCLR_PIN22_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1662 #define GPIO_OUTCLR_PIN22_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1663 #define GPIO_OUTCLR_PIN22_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1664
emilmont 80:8e73be2a2ac1 1665 /* Bit 21 : Pin 21. */
emilmont 80:8e73be2a2ac1 1666 #define GPIO_OUTCLR_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
emilmont 80:8e73be2a2ac1 1667 #define GPIO_OUTCLR_PIN21_Msk (0x1UL << GPIO_OUTCLR_PIN21_Pos) /*!< Bit mask of PIN21 field. */
emilmont 80:8e73be2a2ac1 1668 #define GPIO_OUTCLR_PIN21_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1669 #define GPIO_OUTCLR_PIN21_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1670 #define GPIO_OUTCLR_PIN21_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1671
emilmont 80:8e73be2a2ac1 1672 /* Bit 20 : Pin 20. */
emilmont 80:8e73be2a2ac1 1673 #define GPIO_OUTCLR_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
emilmont 80:8e73be2a2ac1 1674 #define GPIO_OUTCLR_PIN20_Msk (0x1UL << GPIO_OUTCLR_PIN20_Pos) /*!< Bit mask of PIN20 field. */
emilmont 80:8e73be2a2ac1 1675 #define GPIO_OUTCLR_PIN20_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1676 #define GPIO_OUTCLR_PIN20_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1677 #define GPIO_OUTCLR_PIN20_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1678
emilmont 80:8e73be2a2ac1 1679 /* Bit 19 : Pin 19. */
emilmont 80:8e73be2a2ac1 1680 #define GPIO_OUTCLR_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
emilmont 80:8e73be2a2ac1 1681 #define GPIO_OUTCLR_PIN19_Msk (0x1UL << GPIO_OUTCLR_PIN19_Pos) /*!< Bit mask of PIN19 field. */
emilmont 80:8e73be2a2ac1 1682 #define GPIO_OUTCLR_PIN19_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1683 #define GPIO_OUTCLR_PIN19_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1684 #define GPIO_OUTCLR_PIN19_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1685
emilmont 80:8e73be2a2ac1 1686 /* Bit 18 : Pin 18. */
emilmont 80:8e73be2a2ac1 1687 #define GPIO_OUTCLR_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
emilmont 80:8e73be2a2ac1 1688 #define GPIO_OUTCLR_PIN18_Msk (0x1UL << GPIO_OUTCLR_PIN18_Pos) /*!< Bit mask of PIN18 field. */
emilmont 80:8e73be2a2ac1 1689 #define GPIO_OUTCLR_PIN18_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1690 #define GPIO_OUTCLR_PIN18_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1691 #define GPIO_OUTCLR_PIN18_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1692
emilmont 80:8e73be2a2ac1 1693 /* Bit 17 : Pin 17. */
emilmont 80:8e73be2a2ac1 1694 #define GPIO_OUTCLR_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
emilmont 80:8e73be2a2ac1 1695 #define GPIO_OUTCLR_PIN17_Msk (0x1UL << GPIO_OUTCLR_PIN17_Pos) /*!< Bit mask of PIN17 field. */
emilmont 80:8e73be2a2ac1 1696 #define GPIO_OUTCLR_PIN17_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1697 #define GPIO_OUTCLR_PIN17_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1698 #define GPIO_OUTCLR_PIN17_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1699
emilmont 80:8e73be2a2ac1 1700 /* Bit 16 : Pin 16. */
emilmont 80:8e73be2a2ac1 1701 #define GPIO_OUTCLR_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
emilmont 80:8e73be2a2ac1 1702 #define GPIO_OUTCLR_PIN16_Msk (0x1UL << GPIO_OUTCLR_PIN16_Pos) /*!< Bit mask of PIN16 field. */
emilmont 80:8e73be2a2ac1 1703 #define GPIO_OUTCLR_PIN16_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1704 #define GPIO_OUTCLR_PIN16_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1705 #define GPIO_OUTCLR_PIN16_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1706
emilmont 80:8e73be2a2ac1 1707 /* Bit 15 : Pin 15. */
emilmont 80:8e73be2a2ac1 1708 #define GPIO_OUTCLR_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
emilmont 80:8e73be2a2ac1 1709 #define GPIO_OUTCLR_PIN15_Msk (0x1UL << GPIO_OUTCLR_PIN15_Pos) /*!< Bit mask of PIN15 field. */
emilmont 80:8e73be2a2ac1 1710 #define GPIO_OUTCLR_PIN15_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1711 #define GPIO_OUTCLR_PIN15_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1712 #define GPIO_OUTCLR_PIN15_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1713
emilmont 80:8e73be2a2ac1 1714 /* Bit 14 : Pin 14. */
emilmont 80:8e73be2a2ac1 1715 #define GPIO_OUTCLR_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
emilmont 80:8e73be2a2ac1 1716 #define GPIO_OUTCLR_PIN14_Msk (0x1UL << GPIO_OUTCLR_PIN14_Pos) /*!< Bit mask of PIN14 field. */
emilmont 80:8e73be2a2ac1 1717 #define GPIO_OUTCLR_PIN14_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1718 #define GPIO_OUTCLR_PIN14_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1719 #define GPIO_OUTCLR_PIN14_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1720
emilmont 80:8e73be2a2ac1 1721 /* Bit 13 : Pin 13. */
emilmont 80:8e73be2a2ac1 1722 #define GPIO_OUTCLR_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
emilmont 80:8e73be2a2ac1 1723 #define GPIO_OUTCLR_PIN13_Msk (0x1UL << GPIO_OUTCLR_PIN13_Pos) /*!< Bit mask of PIN13 field. */
emilmont 80:8e73be2a2ac1 1724 #define GPIO_OUTCLR_PIN13_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1725 #define GPIO_OUTCLR_PIN13_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1726 #define GPIO_OUTCLR_PIN13_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1727
emilmont 80:8e73be2a2ac1 1728 /* Bit 12 : Pin 12. */
emilmont 80:8e73be2a2ac1 1729 #define GPIO_OUTCLR_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
emilmont 80:8e73be2a2ac1 1730 #define GPIO_OUTCLR_PIN12_Msk (0x1UL << GPIO_OUTCLR_PIN12_Pos) /*!< Bit mask of PIN12 field. */
emilmont 80:8e73be2a2ac1 1731 #define GPIO_OUTCLR_PIN12_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1732 #define GPIO_OUTCLR_PIN12_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1733 #define GPIO_OUTCLR_PIN12_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1734
emilmont 80:8e73be2a2ac1 1735 /* Bit 11 : Pin 11. */
emilmont 80:8e73be2a2ac1 1736 #define GPIO_OUTCLR_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
emilmont 80:8e73be2a2ac1 1737 #define GPIO_OUTCLR_PIN11_Msk (0x1UL << GPIO_OUTCLR_PIN11_Pos) /*!< Bit mask of PIN11 field. */
emilmont 80:8e73be2a2ac1 1738 #define GPIO_OUTCLR_PIN11_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1739 #define GPIO_OUTCLR_PIN11_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1740 #define GPIO_OUTCLR_PIN11_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1741
emilmont 80:8e73be2a2ac1 1742 /* Bit 10 : Pin 10. */
emilmont 80:8e73be2a2ac1 1743 #define GPIO_OUTCLR_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
emilmont 80:8e73be2a2ac1 1744 #define GPIO_OUTCLR_PIN10_Msk (0x1UL << GPIO_OUTCLR_PIN10_Pos) /*!< Bit mask of PIN10 field. */
emilmont 80:8e73be2a2ac1 1745 #define GPIO_OUTCLR_PIN10_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1746 #define GPIO_OUTCLR_PIN10_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1747 #define GPIO_OUTCLR_PIN10_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1748
emilmont 80:8e73be2a2ac1 1749 /* Bit 9 : Pin 9. */
emilmont 80:8e73be2a2ac1 1750 #define GPIO_OUTCLR_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
emilmont 80:8e73be2a2ac1 1751 #define GPIO_OUTCLR_PIN9_Msk (0x1UL << GPIO_OUTCLR_PIN9_Pos) /*!< Bit mask of PIN9 field. */
emilmont 80:8e73be2a2ac1 1752 #define GPIO_OUTCLR_PIN9_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1753 #define GPIO_OUTCLR_PIN9_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1754 #define GPIO_OUTCLR_PIN9_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1755
emilmont 80:8e73be2a2ac1 1756 /* Bit 8 : Pin 8. */
emilmont 80:8e73be2a2ac1 1757 #define GPIO_OUTCLR_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
emilmont 80:8e73be2a2ac1 1758 #define GPIO_OUTCLR_PIN8_Msk (0x1UL << GPIO_OUTCLR_PIN8_Pos) /*!< Bit mask of PIN8 field. */
emilmont 80:8e73be2a2ac1 1759 #define GPIO_OUTCLR_PIN8_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1760 #define GPIO_OUTCLR_PIN8_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1761 #define GPIO_OUTCLR_PIN8_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1762
emilmont 80:8e73be2a2ac1 1763 /* Bit 7 : Pin 7. */
emilmont 80:8e73be2a2ac1 1764 #define GPIO_OUTCLR_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
emilmont 80:8e73be2a2ac1 1765 #define GPIO_OUTCLR_PIN7_Msk (0x1UL << GPIO_OUTCLR_PIN7_Pos) /*!< Bit mask of PIN7 field. */
emilmont 80:8e73be2a2ac1 1766 #define GPIO_OUTCLR_PIN7_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1767 #define GPIO_OUTCLR_PIN7_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1768 #define GPIO_OUTCLR_PIN7_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1769
emilmont 80:8e73be2a2ac1 1770 /* Bit 6 : Pin 6. */
emilmont 80:8e73be2a2ac1 1771 #define GPIO_OUTCLR_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
emilmont 80:8e73be2a2ac1 1772 #define GPIO_OUTCLR_PIN6_Msk (0x1UL << GPIO_OUTCLR_PIN6_Pos) /*!< Bit mask of PIN6 field. */
emilmont 80:8e73be2a2ac1 1773 #define GPIO_OUTCLR_PIN6_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1774 #define GPIO_OUTCLR_PIN6_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1775 #define GPIO_OUTCLR_PIN6_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1776
emilmont 80:8e73be2a2ac1 1777 /* Bit 5 : Pin 5. */
emilmont 80:8e73be2a2ac1 1778 #define GPIO_OUTCLR_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
emilmont 80:8e73be2a2ac1 1779 #define GPIO_OUTCLR_PIN5_Msk (0x1UL << GPIO_OUTCLR_PIN5_Pos) /*!< Bit mask of PIN5 field. */
emilmont 80:8e73be2a2ac1 1780 #define GPIO_OUTCLR_PIN5_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1781 #define GPIO_OUTCLR_PIN5_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1782 #define GPIO_OUTCLR_PIN5_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1783
emilmont 80:8e73be2a2ac1 1784 /* Bit 4 : Pin 4. */
emilmont 80:8e73be2a2ac1 1785 #define GPIO_OUTCLR_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
emilmont 80:8e73be2a2ac1 1786 #define GPIO_OUTCLR_PIN4_Msk (0x1UL << GPIO_OUTCLR_PIN4_Pos) /*!< Bit mask of PIN4 field. */
emilmont 80:8e73be2a2ac1 1787 #define GPIO_OUTCLR_PIN4_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1788 #define GPIO_OUTCLR_PIN4_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1789 #define GPIO_OUTCLR_PIN4_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1790
emilmont 80:8e73be2a2ac1 1791 /* Bit 3 : Pin 3. */
emilmont 80:8e73be2a2ac1 1792 #define GPIO_OUTCLR_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
emilmont 80:8e73be2a2ac1 1793 #define GPIO_OUTCLR_PIN3_Msk (0x1UL << GPIO_OUTCLR_PIN3_Pos) /*!< Bit mask of PIN3 field. */
emilmont 80:8e73be2a2ac1 1794 #define GPIO_OUTCLR_PIN3_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1795 #define GPIO_OUTCLR_PIN3_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1796 #define GPIO_OUTCLR_PIN3_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1797
emilmont 80:8e73be2a2ac1 1798 /* Bit 2 : Pin 2. */
emilmont 80:8e73be2a2ac1 1799 #define GPIO_OUTCLR_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
emilmont 80:8e73be2a2ac1 1800 #define GPIO_OUTCLR_PIN2_Msk (0x1UL << GPIO_OUTCLR_PIN2_Pos) /*!< Bit mask of PIN2 field. */
emilmont 80:8e73be2a2ac1 1801 #define GPIO_OUTCLR_PIN2_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1802 #define GPIO_OUTCLR_PIN2_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1803 #define GPIO_OUTCLR_PIN2_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1804
emilmont 80:8e73be2a2ac1 1805 /* Bit 1 : Pin 1. */
emilmont 80:8e73be2a2ac1 1806 #define GPIO_OUTCLR_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
emilmont 80:8e73be2a2ac1 1807 #define GPIO_OUTCLR_PIN1_Msk (0x1UL << GPIO_OUTCLR_PIN1_Pos) /*!< Bit mask of PIN1 field. */
emilmont 80:8e73be2a2ac1 1808 #define GPIO_OUTCLR_PIN1_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1809 #define GPIO_OUTCLR_PIN1_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1810 #define GPIO_OUTCLR_PIN1_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1811
emilmont 80:8e73be2a2ac1 1812 /* Bit 0 : Pin 0. */
emilmont 80:8e73be2a2ac1 1813 #define GPIO_OUTCLR_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
emilmont 80:8e73be2a2ac1 1814 #define GPIO_OUTCLR_PIN0_Msk (0x1UL << GPIO_OUTCLR_PIN0_Pos) /*!< Bit mask of PIN0 field. */
emilmont 80:8e73be2a2ac1 1815 #define GPIO_OUTCLR_PIN0_Low (0UL) /*!< Pin driver is low. */
emilmont 80:8e73be2a2ac1 1816 #define GPIO_OUTCLR_PIN0_High (1UL) /*!< Pin driver is high. */
emilmont 80:8e73be2a2ac1 1817 #define GPIO_OUTCLR_PIN0_Clear (1UL) /*!< Set pin driver low. */
emilmont 80:8e73be2a2ac1 1818
emilmont 80:8e73be2a2ac1 1819 /* Register: GPIO_IN */
emilmont 80:8e73be2a2ac1 1820 /* Description: Read GPIO port. */
emilmont 80:8e73be2a2ac1 1821
emilmont 80:8e73be2a2ac1 1822 /* Bit 31 : Pin 31. */
emilmont 80:8e73be2a2ac1 1823 #define GPIO_IN_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
emilmont 80:8e73be2a2ac1 1824 #define GPIO_IN_PIN31_Msk (0x1UL << GPIO_IN_PIN31_Pos) /*!< Bit mask of PIN31 field. */
emilmont 80:8e73be2a2ac1 1825 #define GPIO_IN_PIN31_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1826 #define GPIO_IN_PIN31_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1827
emilmont 80:8e73be2a2ac1 1828 /* Bit 30 : Pin 30. */
emilmont 80:8e73be2a2ac1 1829 #define GPIO_IN_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
emilmont 80:8e73be2a2ac1 1830 #define GPIO_IN_PIN30_Msk (0x1UL << GPIO_IN_PIN30_Pos) /*!< Bit mask of PIN30 field. */
emilmont 80:8e73be2a2ac1 1831 #define GPIO_IN_PIN30_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1832 #define GPIO_IN_PIN30_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1833
emilmont 80:8e73be2a2ac1 1834 /* Bit 29 : Pin 29. */
emilmont 80:8e73be2a2ac1 1835 #define GPIO_IN_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
emilmont 80:8e73be2a2ac1 1836 #define GPIO_IN_PIN29_Msk (0x1UL << GPIO_IN_PIN29_Pos) /*!< Bit mask of PIN29 field. */
emilmont 80:8e73be2a2ac1 1837 #define GPIO_IN_PIN29_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1838 #define GPIO_IN_PIN29_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1839
emilmont 80:8e73be2a2ac1 1840 /* Bit 28 : Pin 28. */
emilmont 80:8e73be2a2ac1 1841 #define GPIO_IN_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
emilmont 80:8e73be2a2ac1 1842 #define GPIO_IN_PIN28_Msk (0x1UL << GPIO_IN_PIN28_Pos) /*!< Bit mask of PIN28 field. */
emilmont 80:8e73be2a2ac1 1843 #define GPIO_IN_PIN28_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1844 #define GPIO_IN_PIN28_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1845
emilmont 80:8e73be2a2ac1 1846 /* Bit 27 : Pin 27. */
emilmont 80:8e73be2a2ac1 1847 #define GPIO_IN_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
emilmont 80:8e73be2a2ac1 1848 #define GPIO_IN_PIN27_Msk (0x1UL << GPIO_IN_PIN27_Pos) /*!< Bit mask of PIN27 field. */
emilmont 80:8e73be2a2ac1 1849 #define GPIO_IN_PIN27_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1850 #define GPIO_IN_PIN27_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1851
emilmont 80:8e73be2a2ac1 1852 /* Bit 26 : Pin 26. */
emilmont 80:8e73be2a2ac1 1853 #define GPIO_IN_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
emilmont 80:8e73be2a2ac1 1854 #define GPIO_IN_PIN26_Msk (0x1UL << GPIO_IN_PIN26_Pos) /*!< Bit mask of PIN26 field. */
emilmont 80:8e73be2a2ac1 1855 #define GPIO_IN_PIN26_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1856 #define GPIO_IN_PIN26_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1857
emilmont 80:8e73be2a2ac1 1858 /* Bit 25 : Pin 25. */
emilmont 80:8e73be2a2ac1 1859 #define GPIO_IN_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
emilmont 80:8e73be2a2ac1 1860 #define GPIO_IN_PIN25_Msk (0x1UL << GPIO_IN_PIN25_Pos) /*!< Bit mask of PIN25 field. */
emilmont 80:8e73be2a2ac1 1861 #define GPIO_IN_PIN25_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1862 #define GPIO_IN_PIN25_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1863
emilmont 80:8e73be2a2ac1 1864 /* Bit 24 : Pin 24. */
emilmont 80:8e73be2a2ac1 1865 #define GPIO_IN_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
emilmont 80:8e73be2a2ac1 1866 #define GPIO_IN_PIN24_Msk (0x1UL << GPIO_IN_PIN24_Pos) /*!< Bit mask of PIN24 field. */
emilmont 80:8e73be2a2ac1 1867 #define GPIO_IN_PIN24_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1868 #define GPIO_IN_PIN24_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1869
emilmont 80:8e73be2a2ac1 1870 /* Bit 23 : Pin 23. */
emilmont 80:8e73be2a2ac1 1871 #define GPIO_IN_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
emilmont 80:8e73be2a2ac1 1872 #define GPIO_IN_PIN23_Msk (0x1UL << GPIO_IN_PIN23_Pos) /*!< Bit mask of PIN23 field. */
emilmont 80:8e73be2a2ac1 1873 #define GPIO_IN_PIN23_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1874 #define GPIO_IN_PIN23_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1875
emilmont 80:8e73be2a2ac1 1876 /* Bit 22 : Pin 22. */
emilmont 80:8e73be2a2ac1 1877 #define GPIO_IN_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
emilmont 80:8e73be2a2ac1 1878 #define GPIO_IN_PIN22_Msk (0x1UL << GPIO_IN_PIN22_Pos) /*!< Bit mask of PIN22 field. */
emilmont 80:8e73be2a2ac1 1879 #define GPIO_IN_PIN22_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1880 #define GPIO_IN_PIN22_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1881
emilmont 80:8e73be2a2ac1 1882 /* Bit 21 : Pin 21. */
emilmont 80:8e73be2a2ac1 1883 #define GPIO_IN_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
emilmont 80:8e73be2a2ac1 1884 #define GPIO_IN_PIN21_Msk (0x1UL << GPIO_IN_PIN21_Pos) /*!< Bit mask of PIN21 field. */
emilmont 80:8e73be2a2ac1 1885 #define GPIO_IN_PIN21_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1886 #define GPIO_IN_PIN21_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1887
emilmont 80:8e73be2a2ac1 1888 /* Bit 20 : Pin 20. */
emilmont 80:8e73be2a2ac1 1889 #define GPIO_IN_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
emilmont 80:8e73be2a2ac1 1890 #define GPIO_IN_PIN20_Msk (0x1UL << GPIO_IN_PIN20_Pos) /*!< Bit mask of PIN20 field. */
emilmont 80:8e73be2a2ac1 1891 #define GPIO_IN_PIN20_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1892 #define GPIO_IN_PIN20_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1893
emilmont 80:8e73be2a2ac1 1894 /* Bit 19 : Pin 19. */
emilmont 80:8e73be2a2ac1 1895 #define GPIO_IN_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
emilmont 80:8e73be2a2ac1 1896 #define GPIO_IN_PIN19_Msk (0x1UL << GPIO_IN_PIN19_Pos) /*!< Bit mask of PIN19 field. */
emilmont 80:8e73be2a2ac1 1897 #define GPIO_IN_PIN19_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1898 #define GPIO_IN_PIN19_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1899
emilmont 80:8e73be2a2ac1 1900 /* Bit 18 : Pin 18. */
emilmont 80:8e73be2a2ac1 1901 #define GPIO_IN_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
emilmont 80:8e73be2a2ac1 1902 #define GPIO_IN_PIN18_Msk (0x1UL << GPIO_IN_PIN18_Pos) /*!< Bit mask of PIN18 field. */
emilmont 80:8e73be2a2ac1 1903 #define GPIO_IN_PIN18_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1904 #define GPIO_IN_PIN18_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1905
emilmont 80:8e73be2a2ac1 1906 /* Bit 17 : Pin 17. */
emilmont 80:8e73be2a2ac1 1907 #define GPIO_IN_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
emilmont 80:8e73be2a2ac1 1908 #define GPIO_IN_PIN17_Msk (0x1UL << GPIO_IN_PIN17_Pos) /*!< Bit mask of PIN17 field. */
emilmont 80:8e73be2a2ac1 1909 #define GPIO_IN_PIN17_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1910 #define GPIO_IN_PIN17_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1911
emilmont 80:8e73be2a2ac1 1912 /* Bit 16 : Pin 16. */
emilmont 80:8e73be2a2ac1 1913 #define GPIO_IN_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
emilmont 80:8e73be2a2ac1 1914 #define GPIO_IN_PIN16_Msk (0x1UL << GPIO_IN_PIN16_Pos) /*!< Bit mask of PIN16 field. */
emilmont 80:8e73be2a2ac1 1915 #define GPIO_IN_PIN16_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1916 #define GPIO_IN_PIN16_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1917
emilmont 80:8e73be2a2ac1 1918 /* Bit 15 : Pin 15. */
emilmont 80:8e73be2a2ac1 1919 #define GPIO_IN_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
emilmont 80:8e73be2a2ac1 1920 #define GPIO_IN_PIN15_Msk (0x1UL << GPIO_IN_PIN15_Pos) /*!< Bit mask of PIN15 field. */
emilmont 80:8e73be2a2ac1 1921 #define GPIO_IN_PIN15_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1922 #define GPIO_IN_PIN15_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1923
emilmont 80:8e73be2a2ac1 1924 /* Bit 14 : Pin 14. */
emilmont 80:8e73be2a2ac1 1925 #define GPIO_IN_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
emilmont 80:8e73be2a2ac1 1926 #define GPIO_IN_PIN14_Msk (0x1UL << GPIO_IN_PIN14_Pos) /*!< Bit mask of PIN14 field. */
emilmont 80:8e73be2a2ac1 1927 #define GPIO_IN_PIN14_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1928 #define GPIO_IN_PIN14_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1929
emilmont 80:8e73be2a2ac1 1930 /* Bit 13 : Pin 13. */
emilmont 80:8e73be2a2ac1 1931 #define GPIO_IN_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
emilmont 80:8e73be2a2ac1 1932 #define GPIO_IN_PIN13_Msk (0x1UL << GPIO_IN_PIN13_Pos) /*!< Bit mask of PIN13 field. */
emilmont 80:8e73be2a2ac1 1933 #define GPIO_IN_PIN13_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1934 #define GPIO_IN_PIN13_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1935
emilmont 80:8e73be2a2ac1 1936 /* Bit 12 : Pin 12. */
emilmont 80:8e73be2a2ac1 1937 #define GPIO_IN_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
emilmont 80:8e73be2a2ac1 1938 #define GPIO_IN_PIN12_Msk (0x1UL << GPIO_IN_PIN12_Pos) /*!< Bit mask of PIN12 field. */
emilmont 80:8e73be2a2ac1 1939 #define GPIO_IN_PIN12_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1940 #define GPIO_IN_PIN12_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1941
emilmont 80:8e73be2a2ac1 1942 /* Bit 11 : Pin 11. */
emilmont 80:8e73be2a2ac1 1943 #define GPIO_IN_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
emilmont 80:8e73be2a2ac1 1944 #define GPIO_IN_PIN11_Msk (0x1UL << GPIO_IN_PIN11_Pos) /*!< Bit mask of PIN11 field. */
emilmont 80:8e73be2a2ac1 1945 #define GPIO_IN_PIN11_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1946 #define GPIO_IN_PIN11_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1947
emilmont 80:8e73be2a2ac1 1948 /* Bit 10 : Pin 10. */
emilmont 80:8e73be2a2ac1 1949 #define GPIO_IN_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
emilmont 80:8e73be2a2ac1 1950 #define GPIO_IN_PIN10_Msk (0x1UL << GPIO_IN_PIN10_Pos) /*!< Bit mask of PIN10 field. */
emilmont 80:8e73be2a2ac1 1951 #define GPIO_IN_PIN10_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1952 #define GPIO_IN_PIN10_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1953
emilmont 80:8e73be2a2ac1 1954 /* Bit 9 : Pin 9. */
emilmont 80:8e73be2a2ac1 1955 #define GPIO_IN_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
emilmont 80:8e73be2a2ac1 1956 #define GPIO_IN_PIN9_Msk (0x1UL << GPIO_IN_PIN9_Pos) /*!< Bit mask of PIN9 field. */
emilmont 80:8e73be2a2ac1 1957 #define GPIO_IN_PIN9_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1958 #define GPIO_IN_PIN9_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1959
emilmont 80:8e73be2a2ac1 1960 /* Bit 8 : Pin 8. */
emilmont 80:8e73be2a2ac1 1961 #define GPIO_IN_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
emilmont 80:8e73be2a2ac1 1962 #define GPIO_IN_PIN8_Msk (0x1UL << GPIO_IN_PIN8_Pos) /*!< Bit mask of PIN8 field. */
emilmont 80:8e73be2a2ac1 1963 #define GPIO_IN_PIN8_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1964 #define GPIO_IN_PIN8_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1965
emilmont 80:8e73be2a2ac1 1966 /* Bit 7 : Pin 7. */
emilmont 80:8e73be2a2ac1 1967 #define GPIO_IN_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
emilmont 80:8e73be2a2ac1 1968 #define GPIO_IN_PIN7_Msk (0x1UL << GPIO_IN_PIN7_Pos) /*!< Bit mask of PIN7 field. */
emilmont 80:8e73be2a2ac1 1969 #define GPIO_IN_PIN7_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1970 #define GPIO_IN_PIN7_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1971
emilmont 80:8e73be2a2ac1 1972 /* Bit 6 : Pin 6. */
emilmont 80:8e73be2a2ac1 1973 #define GPIO_IN_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
emilmont 80:8e73be2a2ac1 1974 #define GPIO_IN_PIN6_Msk (0x1UL << GPIO_IN_PIN6_Pos) /*!< Bit mask of PIN6 field. */
emilmont 80:8e73be2a2ac1 1975 #define GPIO_IN_PIN6_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1976 #define GPIO_IN_PIN6_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1977
emilmont 80:8e73be2a2ac1 1978 /* Bit 5 : Pin 5. */
emilmont 80:8e73be2a2ac1 1979 #define GPIO_IN_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
emilmont 80:8e73be2a2ac1 1980 #define GPIO_IN_PIN5_Msk (0x1UL << GPIO_IN_PIN5_Pos) /*!< Bit mask of PIN5 field. */
emilmont 80:8e73be2a2ac1 1981 #define GPIO_IN_PIN5_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1982 #define GPIO_IN_PIN5_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1983
emilmont 80:8e73be2a2ac1 1984 /* Bit 4 : Pin 4. */
emilmont 80:8e73be2a2ac1 1985 #define GPIO_IN_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
emilmont 80:8e73be2a2ac1 1986 #define GPIO_IN_PIN4_Msk (0x1UL << GPIO_IN_PIN4_Pos) /*!< Bit mask of PIN4 field. */
emilmont 80:8e73be2a2ac1 1987 #define GPIO_IN_PIN4_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1988 #define GPIO_IN_PIN4_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1989
emilmont 80:8e73be2a2ac1 1990 /* Bit 3 : Pin 3. */
emilmont 80:8e73be2a2ac1 1991 #define GPIO_IN_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
emilmont 80:8e73be2a2ac1 1992 #define GPIO_IN_PIN3_Msk (0x1UL << GPIO_IN_PIN3_Pos) /*!< Bit mask of PIN3 field. */
emilmont 80:8e73be2a2ac1 1993 #define GPIO_IN_PIN3_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 1994 #define GPIO_IN_PIN3_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 1995
emilmont 80:8e73be2a2ac1 1996 /* Bit 2 : Pin 2. */
emilmont 80:8e73be2a2ac1 1997 #define GPIO_IN_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
emilmont 80:8e73be2a2ac1 1998 #define GPIO_IN_PIN2_Msk (0x1UL << GPIO_IN_PIN2_Pos) /*!< Bit mask of PIN2 field. */
emilmont 80:8e73be2a2ac1 1999 #define GPIO_IN_PIN2_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 2000 #define GPIO_IN_PIN2_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 2001
emilmont 80:8e73be2a2ac1 2002 /* Bit 1 : Pin 1. */
emilmont 80:8e73be2a2ac1 2003 #define GPIO_IN_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
emilmont 80:8e73be2a2ac1 2004 #define GPIO_IN_PIN1_Msk (0x1UL << GPIO_IN_PIN1_Pos) /*!< Bit mask of PIN1 field. */
emilmont 80:8e73be2a2ac1 2005 #define GPIO_IN_PIN1_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 2006 #define GPIO_IN_PIN1_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 2007
emilmont 80:8e73be2a2ac1 2008 /* Bit 0 : Pin 0. */
emilmont 80:8e73be2a2ac1 2009 #define GPIO_IN_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
emilmont 80:8e73be2a2ac1 2010 #define GPIO_IN_PIN0_Msk (0x1UL << GPIO_IN_PIN0_Pos) /*!< Bit mask of PIN0 field. */
emilmont 80:8e73be2a2ac1 2011 #define GPIO_IN_PIN0_Low (0UL) /*!< Pin input is low. */
emilmont 80:8e73be2a2ac1 2012 #define GPIO_IN_PIN0_High (1UL) /*!< Pin input is high. */
emilmont 80:8e73be2a2ac1 2013
emilmont 80:8e73be2a2ac1 2014 /* Register: GPIO_DIR */
emilmont 80:8e73be2a2ac1 2015 /* Description: Direction of GPIO pins. */
emilmont 80:8e73be2a2ac1 2016
emilmont 80:8e73be2a2ac1 2017 /* Bit 31 : Pin 31. */
emilmont 80:8e73be2a2ac1 2018 #define GPIO_DIR_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
emilmont 80:8e73be2a2ac1 2019 #define GPIO_DIR_PIN31_Msk (0x1UL << GPIO_DIR_PIN31_Pos) /*!< Bit mask of PIN31 field. */
emilmont 80:8e73be2a2ac1 2020 #define GPIO_DIR_PIN31_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2021 #define GPIO_DIR_PIN31_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2022
emilmont 80:8e73be2a2ac1 2023 /* Bit 30 : Pin 30. */
emilmont 80:8e73be2a2ac1 2024 #define GPIO_DIR_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
emilmont 80:8e73be2a2ac1 2025 #define GPIO_DIR_PIN30_Msk (0x1UL << GPIO_DIR_PIN30_Pos) /*!< Bit mask of PIN30 field. */
emilmont 80:8e73be2a2ac1 2026 #define GPIO_DIR_PIN30_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2027 #define GPIO_DIR_PIN30_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2028
emilmont 80:8e73be2a2ac1 2029 /* Bit 29 : Pin 29. */
emilmont 80:8e73be2a2ac1 2030 #define GPIO_DIR_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
emilmont 80:8e73be2a2ac1 2031 #define GPIO_DIR_PIN29_Msk (0x1UL << GPIO_DIR_PIN29_Pos) /*!< Bit mask of PIN29 field. */
emilmont 80:8e73be2a2ac1 2032 #define GPIO_DIR_PIN29_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2033 #define GPIO_DIR_PIN29_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2034
emilmont 80:8e73be2a2ac1 2035 /* Bit 28 : Pin 28. */
emilmont 80:8e73be2a2ac1 2036 #define GPIO_DIR_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
emilmont 80:8e73be2a2ac1 2037 #define GPIO_DIR_PIN28_Msk (0x1UL << GPIO_DIR_PIN28_Pos) /*!< Bit mask of PIN28 field. */
emilmont 80:8e73be2a2ac1 2038 #define GPIO_DIR_PIN28_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2039 #define GPIO_DIR_PIN28_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2040
emilmont 80:8e73be2a2ac1 2041 /* Bit 27 : Pin 27. */
emilmont 80:8e73be2a2ac1 2042 #define GPIO_DIR_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
emilmont 80:8e73be2a2ac1 2043 #define GPIO_DIR_PIN27_Msk (0x1UL << GPIO_DIR_PIN27_Pos) /*!< Bit mask of PIN27 field. */
emilmont 80:8e73be2a2ac1 2044 #define GPIO_DIR_PIN27_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2045 #define GPIO_DIR_PIN27_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2046
emilmont 80:8e73be2a2ac1 2047 /* Bit 26 : Pin 26. */
emilmont 80:8e73be2a2ac1 2048 #define GPIO_DIR_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
emilmont 80:8e73be2a2ac1 2049 #define GPIO_DIR_PIN26_Msk (0x1UL << GPIO_DIR_PIN26_Pos) /*!< Bit mask of PIN26 field. */
emilmont 80:8e73be2a2ac1 2050 #define GPIO_DIR_PIN26_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2051 #define GPIO_DIR_PIN26_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2052
emilmont 80:8e73be2a2ac1 2053 /* Bit 25 : Pin 25. */
emilmont 80:8e73be2a2ac1 2054 #define GPIO_DIR_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
emilmont 80:8e73be2a2ac1 2055 #define GPIO_DIR_PIN25_Msk (0x1UL << GPIO_DIR_PIN25_Pos) /*!< Bit mask of PIN25 field. */
emilmont 80:8e73be2a2ac1 2056 #define GPIO_DIR_PIN25_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2057 #define GPIO_DIR_PIN25_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2058
emilmont 80:8e73be2a2ac1 2059 /* Bit 24 : Pin 24. */
emilmont 80:8e73be2a2ac1 2060 #define GPIO_DIR_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
emilmont 80:8e73be2a2ac1 2061 #define GPIO_DIR_PIN24_Msk (0x1UL << GPIO_DIR_PIN24_Pos) /*!< Bit mask of PIN24 field. */
emilmont 80:8e73be2a2ac1 2062 #define GPIO_DIR_PIN24_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2063 #define GPIO_DIR_PIN24_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2064
emilmont 80:8e73be2a2ac1 2065 /* Bit 23 : Pin 23. */
emilmont 80:8e73be2a2ac1 2066 #define GPIO_DIR_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
emilmont 80:8e73be2a2ac1 2067 #define GPIO_DIR_PIN23_Msk (0x1UL << GPIO_DIR_PIN23_Pos) /*!< Bit mask of PIN23 field. */
emilmont 80:8e73be2a2ac1 2068 #define GPIO_DIR_PIN23_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2069 #define GPIO_DIR_PIN23_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2070
emilmont 80:8e73be2a2ac1 2071 /* Bit 22 : Pin 22. */
emilmont 80:8e73be2a2ac1 2072 #define GPIO_DIR_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
emilmont 80:8e73be2a2ac1 2073 #define GPIO_DIR_PIN22_Msk (0x1UL << GPIO_DIR_PIN22_Pos) /*!< Bit mask of PIN22 field. */
emilmont 80:8e73be2a2ac1 2074 #define GPIO_DIR_PIN22_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2075 #define GPIO_DIR_PIN22_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2076
emilmont 80:8e73be2a2ac1 2077 /* Bit 21 : Pin 21. */
emilmont 80:8e73be2a2ac1 2078 #define GPIO_DIR_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
emilmont 80:8e73be2a2ac1 2079 #define GPIO_DIR_PIN21_Msk (0x1UL << GPIO_DIR_PIN21_Pos) /*!< Bit mask of PIN21 field. */
emilmont 80:8e73be2a2ac1 2080 #define GPIO_DIR_PIN21_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2081 #define GPIO_DIR_PIN21_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2082
emilmont 80:8e73be2a2ac1 2083 /* Bit 20 : Pin 20. */
emilmont 80:8e73be2a2ac1 2084 #define GPIO_DIR_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
emilmont 80:8e73be2a2ac1 2085 #define GPIO_DIR_PIN20_Msk (0x1UL << GPIO_DIR_PIN20_Pos) /*!< Bit mask of PIN20 field. */
emilmont 80:8e73be2a2ac1 2086 #define GPIO_DIR_PIN20_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2087 #define GPIO_DIR_PIN20_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2088
emilmont 80:8e73be2a2ac1 2089 /* Bit 19 : Pin 19. */
emilmont 80:8e73be2a2ac1 2090 #define GPIO_DIR_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
emilmont 80:8e73be2a2ac1 2091 #define GPIO_DIR_PIN19_Msk (0x1UL << GPIO_DIR_PIN19_Pos) /*!< Bit mask of PIN19 field. */
emilmont 80:8e73be2a2ac1 2092 #define GPIO_DIR_PIN19_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2093 #define GPIO_DIR_PIN19_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2094
emilmont 80:8e73be2a2ac1 2095 /* Bit 18 : Pin 18. */
emilmont 80:8e73be2a2ac1 2096 #define GPIO_DIR_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
emilmont 80:8e73be2a2ac1 2097 #define GPIO_DIR_PIN18_Msk (0x1UL << GPIO_DIR_PIN18_Pos) /*!< Bit mask of PIN18 field. */
emilmont 80:8e73be2a2ac1 2098 #define GPIO_DIR_PIN18_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2099 #define GPIO_DIR_PIN18_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2100
emilmont 80:8e73be2a2ac1 2101 /* Bit 17 : Pin 17. */
emilmont 80:8e73be2a2ac1 2102 #define GPIO_DIR_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
emilmont 80:8e73be2a2ac1 2103 #define GPIO_DIR_PIN17_Msk (0x1UL << GPIO_DIR_PIN17_Pos) /*!< Bit mask of PIN17 field. */
emilmont 80:8e73be2a2ac1 2104 #define GPIO_DIR_PIN17_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2105 #define GPIO_DIR_PIN17_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2106
emilmont 80:8e73be2a2ac1 2107 /* Bit 16 : Pin 16. */
emilmont 80:8e73be2a2ac1 2108 #define GPIO_DIR_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
emilmont 80:8e73be2a2ac1 2109 #define GPIO_DIR_PIN16_Msk (0x1UL << GPIO_DIR_PIN16_Pos) /*!< Bit mask of PIN16 field. */
emilmont 80:8e73be2a2ac1 2110 #define GPIO_DIR_PIN16_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2111 #define GPIO_DIR_PIN16_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2112
emilmont 80:8e73be2a2ac1 2113 /* Bit 15 : Pin 15. */
emilmont 80:8e73be2a2ac1 2114 #define GPIO_DIR_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
emilmont 80:8e73be2a2ac1 2115 #define GPIO_DIR_PIN15_Msk (0x1UL << GPIO_DIR_PIN15_Pos) /*!< Bit mask of PIN15 field. */
emilmont 80:8e73be2a2ac1 2116 #define GPIO_DIR_PIN15_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2117 #define GPIO_DIR_PIN15_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2118
emilmont 80:8e73be2a2ac1 2119 /* Bit 14 : Pin 14. */
emilmont 80:8e73be2a2ac1 2120 #define GPIO_DIR_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
emilmont 80:8e73be2a2ac1 2121 #define GPIO_DIR_PIN14_Msk (0x1UL << GPIO_DIR_PIN14_Pos) /*!< Bit mask of PIN14 field. */
emilmont 80:8e73be2a2ac1 2122 #define GPIO_DIR_PIN14_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2123 #define GPIO_DIR_PIN14_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2124
emilmont 80:8e73be2a2ac1 2125 /* Bit 13 : Pin 13. */
emilmont 80:8e73be2a2ac1 2126 #define GPIO_DIR_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
emilmont 80:8e73be2a2ac1 2127 #define GPIO_DIR_PIN13_Msk (0x1UL << GPIO_DIR_PIN13_Pos) /*!< Bit mask of PIN13 field. */
emilmont 80:8e73be2a2ac1 2128 #define GPIO_DIR_PIN13_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2129 #define GPIO_DIR_PIN13_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2130
emilmont 80:8e73be2a2ac1 2131 /* Bit 12 : Pin 12. */
emilmont 80:8e73be2a2ac1 2132 #define GPIO_DIR_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
emilmont 80:8e73be2a2ac1 2133 #define GPIO_DIR_PIN12_Msk (0x1UL << GPIO_DIR_PIN12_Pos) /*!< Bit mask of PIN12 field. */
emilmont 80:8e73be2a2ac1 2134 #define GPIO_DIR_PIN12_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2135 #define GPIO_DIR_PIN12_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2136
emilmont 80:8e73be2a2ac1 2137 /* Bit 11 : Pin 11. */
emilmont 80:8e73be2a2ac1 2138 #define GPIO_DIR_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
emilmont 80:8e73be2a2ac1 2139 #define GPIO_DIR_PIN11_Msk (0x1UL << GPIO_DIR_PIN11_Pos) /*!< Bit mask of PIN11 field. */
emilmont 80:8e73be2a2ac1 2140 #define GPIO_DIR_PIN11_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2141 #define GPIO_DIR_PIN11_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2142
emilmont 80:8e73be2a2ac1 2143 /* Bit 10 : Pin 10. */
emilmont 80:8e73be2a2ac1 2144 #define GPIO_DIR_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
emilmont 80:8e73be2a2ac1 2145 #define GPIO_DIR_PIN10_Msk (0x1UL << GPIO_DIR_PIN10_Pos) /*!< Bit mask of PIN10 field. */
emilmont 80:8e73be2a2ac1 2146 #define GPIO_DIR_PIN10_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2147 #define GPIO_DIR_PIN10_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2148
emilmont 80:8e73be2a2ac1 2149 /* Bit 9 : Pin 9. */
emilmont 80:8e73be2a2ac1 2150 #define GPIO_DIR_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
emilmont 80:8e73be2a2ac1 2151 #define GPIO_DIR_PIN9_Msk (0x1UL << GPIO_DIR_PIN9_Pos) /*!< Bit mask of PIN9 field. */
emilmont 80:8e73be2a2ac1 2152 #define GPIO_DIR_PIN9_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2153 #define GPIO_DIR_PIN9_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2154
emilmont 80:8e73be2a2ac1 2155 /* Bit 8 : Pin 8. */
emilmont 80:8e73be2a2ac1 2156 #define GPIO_DIR_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
emilmont 80:8e73be2a2ac1 2157 #define GPIO_DIR_PIN8_Msk (0x1UL << GPIO_DIR_PIN8_Pos) /*!< Bit mask of PIN8 field. */
emilmont 80:8e73be2a2ac1 2158 #define GPIO_DIR_PIN8_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2159 #define GPIO_DIR_PIN8_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2160
emilmont 80:8e73be2a2ac1 2161 /* Bit 7 : Pin 7. */
emilmont 80:8e73be2a2ac1 2162 #define GPIO_DIR_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
emilmont 80:8e73be2a2ac1 2163 #define GPIO_DIR_PIN7_Msk (0x1UL << GPIO_DIR_PIN7_Pos) /*!< Bit mask of PIN7 field. */
emilmont 80:8e73be2a2ac1 2164 #define GPIO_DIR_PIN7_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2165 #define GPIO_DIR_PIN7_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2166
emilmont 80:8e73be2a2ac1 2167 /* Bit 6 : Pin 6. */
emilmont 80:8e73be2a2ac1 2168 #define GPIO_DIR_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
emilmont 80:8e73be2a2ac1 2169 #define GPIO_DIR_PIN6_Msk (0x1UL << GPIO_DIR_PIN6_Pos) /*!< Bit mask of PIN6 field. */
emilmont 80:8e73be2a2ac1 2170 #define GPIO_DIR_PIN6_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2171 #define GPIO_DIR_PIN6_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2172
emilmont 80:8e73be2a2ac1 2173 /* Bit 5 : Pin 5. */
emilmont 80:8e73be2a2ac1 2174 #define GPIO_DIR_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
emilmont 80:8e73be2a2ac1 2175 #define GPIO_DIR_PIN5_Msk (0x1UL << GPIO_DIR_PIN5_Pos) /*!< Bit mask of PIN5 field. */
emilmont 80:8e73be2a2ac1 2176 #define GPIO_DIR_PIN5_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2177 #define GPIO_DIR_PIN5_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2178
emilmont 80:8e73be2a2ac1 2179 /* Bit 4 : Pin 4. */
emilmont 80:8e73be2a2ac1 2180 #define GPIO_DIR_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
emilmont 80:8e73be2a2ac1 2181 #define GPIO_DIR_PIN4_Msk (0x1UL << GPIO_DIR_PIN4_Pos) /*!< Bit mask of PIN4 field. */
emilmont 80:8e73be2a2ac1 2182 #define GPIO_DIR_PIN4_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2183 #define GPIO_DIR_PIN4_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2184
emilmont 80:8e73be2a2ac1 2185 /* Bit 3 : Pin 3. */
emilmont 80:8e73be2a2ac1 2186 #define GPIO_DIR_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
emilmont 80:8e73be2a2ac1 2187 #define GPIO_DIR_PIN3_Msk (0x1UL << GPIO_DIR_PIN3_Pos) /*!< Bit mask of PIN3 field. */
emilmont 80:8e73be2a2ac1 2188 #define GPIO_DIR_PIN3_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2189 #define GPIO_DIR_PIN3_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2190
emilmont 80:8e73be2a2ac1 2191 /* Bit 2 : Pin 2. */
emilmont 80:8e73be2a2ac1 2192 #define GPIO_DIR_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
emilmont 80:8e73be2a2ac1 2193 #define GPIO_DIR_PIN2_Msk (0x1UL << GPIO_DIR_PIN2_Pos) /*!< Bit mask of PIN2 field. */
emilmont 80:8e73be2a2ac1 2194 #define GPIO_DIR_PIN2_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2195 #define GPIO_DIR_PIN2_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2196
emilmont 80:8e73be2a2ac1 2197 /* Bit 1 : Pin 1. */
emilmont 80:8e73be2a2ac1 2198 #define GPIO_DIR_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
emilmont 80:8e73be2a2ac1 2199 #define GPIO_DIR_PIN1_Msk (0x1UL << GPIO_DIR_PIN1_Pos) /*!< Bit mask of PIN1 field. */
emilmont 80:8e73be2a2ac1 2200 #define GPIO_DIR_PIN1_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2201 #define GPIO_DIR_PIN1_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2202
emilmont 80:8e73be2a2ac1 2203 /* Bit 0 : Pin 0. */
emilmont 80:8e73be2a2ac1 2204 #define GPIO_DIR_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
emilmont 80:8e73be2a2ac1 2205 #define GPIO_DIR_PIN0_Msk (0x1UL << GPIO_DIR_PIN0_Pos) /*!< Bit mask of PIN0 field. */
emilmont 80:8e73be2a2ac1 2206 #define GPIO_DIR_PIN0_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2207 #define GPIO_DIR_PIN0_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2208
emilmont 80:8e73be2a2ac1 2209 /* Register: GPIO_DIRSET */
emilmont 80:8e73be2a2ac1 2210 /* Description: DIR set register. */
emilmont 80:8e73be2a2ac1 2211
emilmont 80:8e73be2a2ac1 2212 /* Bit 31 : Set as output pin 31. */
emilmont 80:8e73be2a2ac1 2213 #define GPIO_DIRSET_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
emilmont 80:8e73be2a2ac1 2214 #define GPIO_DIRSET_PIN31_Msk (0x1UL << GPIO_DIRSET_PIN31_Pos) /*!< Bit mask of PIN31 field. */
emilmont 80:8e73be2a2ac1 2215 #define GPIO_DIRSET_PIN31_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2216 #define GPIO_DIRSET_PIN31_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2217 #define GPIO_DIRSET_PIN31_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2218
emilmont 80:8e73be2a2ac1 2219 /* Bit 30 : Set as output pin 30. */
emilmont 80:8e73be2a2ac1 2220 #define GPIO_DIRSET_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
emilmont 80:8e73be2a2ac1 2221 #define GPIO_DIRSET_PIN30_Msk (0x1UL << GPIO_DIRSET_PIN30_Pos) /*!< Bit mask of PIN30 field. */
emilmont 80:8e73be2a2ac1 2222 #define GPIO_DIRSET_PIN30_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2223 #define GPIO_DIRSET_PIN30_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2224 #define GPIO_DIRSET_PIN30_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2225
emilmont 80:8e73be2a2ac1 2226 /* Bit 29 : Set as output pin 29. */
emilmont 80:8e73be2a2ac1 2227 #define GPIO_DIRSET_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
emilmont 80:8e73be2a2ac1 2228 #define GPIO_DIRSET_PIN29_Msk (0x1UL << GPIO_DIRSET_PIN29_Pos) /*!< Bit mask of PIN29 field. */
emilmont 80:8e73be2a2ac1 2229 #define GPIO_DIRSET_PIN29_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2230 #define GPIO_DIRSET_PIN29_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2231 #define GPIO_DIRSET_PIN29_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2232
emilmont 80:8e73be2a2ac1 2233 /* Bit 28 : Set as output pin 28. */
emilmont 80:8e73be2a2ac1 2234 #define GPIO_DIRSET_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
emilmont 80:8e73be2a2ac1 2235 #define GPIO_DIRSET_PIN28_Msk (0x1UL << GPIO_DIRSET_PIN28_Pos) /*!< Bit mask of PIN28 field. */
emilmont 80:8e73be2a2ac1 2236 #define GPIO_DIRSET_PIN28_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2237 #define GPIO_DIRSET_PIN28_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2238 #define GPIO_DIRSET_PIN28_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2239
emilmont 80:8e73be2a2ac1 2240 /* Bit 27 : Set as output pin 27. */
emilmont 80:8e73be2a2ac1 2241 #define GPIO_DIRSET_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
emilmont 80:8e73be2a2ac1 2242 #define GPIO_DIRSET_PIN27_Msk (0x1UL << GPIO_DIRSET_PIN27_Pos) /*!< Bit mask of PIN27 field. */
emilmont 80:8e73be2a2ac1 2243 #define GPIO_DIRSET_PIN27_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2244 #define GPIO_DIRSET_PIN27_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2245 #define GPIO_DIRSET_PIN27_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2246
emilmont 80:8e73be2a2ac1 2247 /* Bit 26 : Set as output pin 26. */
emilmont 80:8e73be2a2ac1 2248 #define GPIO_DIRSET_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
emilmont 80:8e73be2a2ac1 2249 #define GPIO_DIRSET_PIN26_Msk (0x1UL << GPIO_DIRSET_PIN26_Pos) /*!< Bit mask of PIN26 field. */
emilmont 80:8e73be2a2ac1 2250 #define GPIO_DIRSET_PIN26_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2251 #define GPIO_DIRSET_PIN26_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2252 #define GPIO_DIRSET_PIN26_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2253
emilmont 80:8e73be2a2ac1 2254 /* Bit 25 : Set as output pin 25. */
emilmont 80:8e73be2a2ac1 2255 #define GPIO_DIRSET_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
emilmont 80:8e73be2a2ac1 2256 #define GPIO_DIRSET_PIN25_Msk (0x1UL << GPIO_DIRSET_PIN25_Pos) /*!< Bit mask of PIN25 field. */
emilmont 80:8e73be2a2ac1 2257 #define GPIO_DIRSET_PIN25_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2258 #define GPIO_DIRSET_PIN25_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2259 #define GPIO_DIRSET_PIN25_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2260
emilmont 80:8e73be2a2ac1 2261 /* Bit 24 : Set as output pin 24. */
emilmont 80:8e73be2a2ac1 2262 #define GPIO_DIRSET_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
emilmont 80:8e73be2a2ac1 2263 #define GPIO_DIRSET_PIN24_Msk (0x1UL << GPIO_DIRSET_PIN24_Pos) /*!< Bit mask of PIN24 field. */
emilmont 80:8e73be2a2ac1 2264 #define GPIO_DIRSET_PIN24_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2265 #define GPIO_DIRSET_PIN24_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2266 #define GPIO_DIRSET_PIN24_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2267
emilmont 80:8e73be2a2ac1 2268 /* Bit 23 : Set as output pin 23. */
emilmont 80:8e73be2a2ac1 2269 #define GPIO_DIRSET_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
emilmont 80:8e73be2a2ac1 2270 #define GPIO_DIRSET_PIN23_Msk (0x1UL << GPIO_DIRSET_PIN23_Pos) /*!< Bit mask of PIN23 field. */
emilmont 80:8e73be2a2ac1 2271 #define GPIO_DIRSET_PIN23_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2272 #define GPIO_DIRSET_PIN23_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2273 #define GPIO_DIRSET_PIN23_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2274
emilmont 80:8e73be2a2ac1 2275 /* Bit 22 : Set as output pin 22. */
emilmont 80:8e73be2a2ac1 2276 #define GPIO_DIRSET_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
emilmont 80:8e73be2a2ac1 2277 #define GPIO_DIRSET_PIN22_Msk (0x1UL << GPIO_DIRSET_PIN22_Pos) /*!< Bit mask of PIN22 field. */
emilmont 80:8e73be2a2ac1 2278 #define GPIO_DIRSET_PIN22_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2279 #define GPIO_DIRSET_PIN22_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2280 #define GPIO_DIRSET_PIN22_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2281
emilmont 80:8e73be2a2ac1 2282 /* Bit 21 : Set as output pin 21. */
emilmont 80:8e73be2a2ac1 2283 #define GPIO_DIRSET_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
emilmont 80:8e73be2a2ac1 2284 #define GPIO_DIRSET_PIN21_Msk (0x1UL << GPIO_DIRSET_PIN21_Pos) /*!< Bit mask of PIN21 field. */
emilmont 80:8e73be2a2ac1 2285 #define GPIO_DIRSET_PIN21_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2286 #define GPIO_DIRSET_PIN21_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2287 #define GPIO_DIRSET_PIN21_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2288
emilmont 80:8e73be2a2ac1 2289 /* Bit 20 : Set as output pin 20. */
emilmont 80:8e73be2a2ac1 2290 #define GPIO_DIRSET_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
emilmont 80:8e73be2a2ac1 2291 #define GPIO_DIRSET_PIN20_Msk (0x1UL << GPIO_DIRSET_PIN20_Pos) /*!< Bit mask of PIN20 field. */
emilmont 80:8e73be2a2ac1 2292 #define GPIO_DIRSET_PIN20_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2293 #define GPIO_DIRSET_PIN20_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2294 #define GPIO_DIRSET_PIN20_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2295
emilmont 80:8e73be2a2ac1 2296 /* Bit 19 : Set as output pin 19. */
emilmont 80:8e73be2a2ac1 2297 #define GPIO_DIRSET_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
emilmont 80:8e73be2a2ac1 2298 #define GPIO_DIRSET_PIN19_Msk (0x1UL << GPIO_DIRSET_PIN19_Pos) /*!< Bit mask of PIN19 field. */
emilmont 80:8e73be2a2ac1 2299 #define GPIO_DIRSET_PIN19_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2300 #define GPIO_DIRSET_PIN19_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2301 #define GPIO_DIRSET_PIN19_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2302
emilmont 80:8e73be2a2ac1 2303 /* Bit 18 : Set as output pin 18. */
emilmont 80:8e73be2a2ac1 2304 #define GPIO_DIRSET_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
emilmont 80:8e73be2a2ac1 2305 #define GPIO_DIRSET_PIN18_Msk (0x1UL << GPIO_DIRSET_PIN18_Pos) /*!< Bit mask of PIN18 field. */
emilmont 80:8e73be2a2ac1 2306 #define GPIO_DIRSET_PIN18_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2307 #define GPIO_DIRSET_PIN18_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2308 #define GPIO_DIRSET_PIN18_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2309
emilmont 80:8e73be2a2ac1 2310 /* Bit 17 : Set as output pin 17. */
emilmont 80:8e73be2a2ac1 2311 #define GPIO_DIRSET_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
emilmont 80:8e73be2a2ac1 2312 #define GPIO_DIRSET_PIN17_Msk (0x1UL << GPIO_DIRSET_PIN17_Pos) /*!< Bit mask of PIN17 field. */
emilmont 80:8e73be2a2ac1 2313 #define GPIO_DIRSET_PIN17_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2314 #define GPIO_DIRSET_PIN17_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2315 #define GPIO_DIRSET_PIN17_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2316
emilmont 80:8e73be2a2ac1 2317 /* Bit 16 : Set as output pin 16. */
emilmont 80:8e73be2a2ac1 2318 #define GPIO_DIRSET_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
emilmont 80:8e73be2a2ac1 2319 #define GPIO_DIRSET_PIN16_Msk (0x1UL << GPIO_DIRSET_PIN16_Pos) /*!< Bit mask of PIN16 field. */
emilmont 80:8e73be2a2ac1 2320 #define GPIO_DIRSET_PIN16_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2321 #define GPIO_DIRSET_PIN16_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2322 #define GPIO_DIRSET_PIN16_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2323
emilmont 80:8e73be2a2ac1 2324 /* Bit 15 : Set as output pin 15. */
emilmont 80:8e73be2a2ac1 2325 #define GPIO_DIRSET_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
emilmont 80:8e73be2a2ac1 2326 #define GPIO_DIRSET_PIN15_Msk (0x1UL << GPIO_DIRSET_PIN15_Pos) /*!< Bit mask of PIN15 field. */
emilmont 80:8e73be2a2ac1 2327 #define GPIO_DIRSET_PIN15_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2328 #define GPIO_DIRSET_PIN15_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2329 #define GPIO_DIRSET_PIN15_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2330
emilmont 80:8e73be2a2ac1 2331 /* Bit 14 : Set as output pin 14. */
emilmont 80:8e73be2a2ac1 2332 #define GPIO_DIRSET_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
emilmont 80:8e73be2a2ac1 2333 #define GPIO_DIRSET_PIN14_Msk (0x1UL << GPIO_DIRSET_PIN14_Pos) /*!< Bit mask of PIN14 field. */
emilmont 80:8e73be2a2ac1 2334 #define GPIO_DIRSET_PIN14_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2335 #define GPIO_DIRSET_PIN14_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2336 #define GPIO_DIRSET_PIN14_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2337
emilmont 80:8e73be2a2ac1 2338 /* Bit 13 : Set as output pin 13. */
emilmont 80:8e73be2a2ac1 2339 #define GPIO_DIRSET_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
emilmont 80:8e73be2a2ac1 2340 #define GPIO_DIRSET_PIN13_Msk (0x1UL << GPIO_DIRSET_PIN13_Pos) /*!< Bit mask of PIN13 field. */
emilmont 80:8e73be2a2ac1 2341 #define GPIO_DIRSET_PIN13_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2342 #define GPIO_DIRSET_PIN13_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2343 #define GPIO_DIRSET_PIN13_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2344
emilmont 80:8e73be2a2ac1 2345 /* Bit 12 : Set as output pin 12. */
emilmont 80:8e73be2a2ac1 2346 #define GPIO_DIRSET_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
emilmont 80:8e73be2a2ac1 2347 #define GPIO_DIRSET_PIN12_Msk (0x1UL << GPIO_DIRSET_PIN12_Pos) /*!< Bit mask of PIN12 field. */
emilmont 80:8e73be2a2ac1 2348 #define GPIO_DIRSET_PIN12_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2349 #define GPIO_DIRSET_PIN12_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2350 #define GPIO_DIRSET_PIN12_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2351
emilmont 80:8e73be2a2ac1 2352 /* Bit 11 : Set as output pin 11. */
emilmont 80:8e73be2a2ac1 2353 #define GPIO_DIRSET_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
emilmont 80:8e73be2a2ac1 2354 #define GPIO_DIRSET_PIN11_Msk (0x1UL << GPIO_DIRSET_PIN11_Pos) /*!< Bit mask of PIN11 field. */
emilmont 80:8e73be2a2ac1 2355 #define GPIO_DIRSET_PIN11_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2356 #define GPIO_DIRSET_PIN11_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2357 #define GPIO_DIRSET_PIN11_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2358
emilmont 80:8e73be2a2ac1 2359 /* Bit 10 : Set as output pin 10. */
emilmont 80:8e73be2a2ac1 2360 #define GPIO_DIRSET_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
emilmont 80:8e73be2a2ac1 2361 #define GPIO_DIRSET_PIN10_Msk (0x1UL << GPIO_DIRSET_PIN10_Pos) /*!< Bit mask of PIN10 field. */
emilmont 80:8e73be2a2ac1 2362 #define GPIO_DIRSET_PIN10_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2363 #define GPIO_DIRSET_PIN10_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2364 #define GPIO_DIRSET_PIN10_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2365
emilmont 80:8e73be2a2ac1 2366 /* Bit 9 : Set as output pin 9. */
emilmont 80:8e73be2a2ac1 2367 #define GPIO_DIRSET_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
emilmont 80:8e73be2a2ac1 2368 #define GPIO_DIRSET_PIN9_Msk (0x1UL << GPIO_DIRSET_PIN9_Pos) /*!< Bit mask of PIN9 field. */
emilmont 80:8e73be2a2ac1 2369 #define GPIO_DIRSET_PIN9_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2370 #define GPIO_DIRSET_PIN9_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2371 #define GPIO_DIRSET_PIN9_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2372
emilmont 80:8e73be2a2ac1 2373 /* Bit 8 : Set as output pin 8. */
emilmont 80:8e73be2a2ac1 2374 #define GPIO_DIRSET_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
emilmont 80:8e73be2a2ac1 2375 #define GPIO_DIRSET_PIN8_Msk (0x1UL << GPIO_DIRSET_PIN8_Pos) /*!< Bit mask of PIN8 field. */
emilmont 80:8e73be2a2ac1 2376 #define GPIO_DIRSET_PIN8_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2377 #define GPIO_DIRSET_PIN8_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2378 #define GPIO_DIRSET_PIN8_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2379
emilmont 80:8e73be2a2ac1 2380 /* Bit 7 : Set as output pin 7. */
emilmont 80:8e73be2a2ac1 2381 #define GPIO_DIRSET_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
emilmont 80:8e73be2a2ac1 2382 #define GPIO_DIRSET_PIN7_Msk (0x1UL << GPIO_DIRSET_PIN7_Pos) /*!< Bit mask of PIN7 field. */
emilmont 80:8e73be2a2ac1 2383 #define GPIO_DIRSET_PIN7_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2384 #define GPIO_DIRSET_PIN7_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2385 #define GPIO_DIRSET_PIN7_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2386
emilmont 80:8e73be2a2ac1 2387 /* Bit 6 : Set as output pin 6. */
emilmont 80:8e73be2a2ac1 2388 #define GPIO_DIRSET_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
emilmont 80:8e73be2a2ac1 2389 #define GPIO_DIRSET_PIN6_Msk (0x1UL << GPIO_DIRSET_PIN6_Pos) /*!< Bit mask of PIN6 field. */
emilmont 80:8e73be2a2ac1 2390 #define GPIO_DIRSET_PIN6_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2391 #define GPIO_DIRSET_PIN6_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2392 #define GPIO_DIRSET_PIN6_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2393
emilmont 80:8e73be2a2ac1 2394 /* Bit 5 : Set as output pin 5. */
emilmont 80:8e73be2a2ac1 2395 #define GPIO_DIRSET_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
emilmont 80:8e73be2a2ac1 2396 #define GPIO_DIRSET_PIN5_Msk (0x1UL << GPIO_DIRSET_PIN5_Pos) /*!< Bit mask of PIN5 field. */
emilmont 80:8e73be2a2ac1 2397 #define GPIO_DIRSET_PIN5_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2398 #define GPIO_DIRSET_PIN5_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2399 #define GPIO_DIRSET_PIN5_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2400
emilmont 80:8e73be2a2ac1 2401 /* Bit 4 : Set as output pin 4. */
emilmont 80:8e73be2a2ac1 2402 #define GPIO_DIRSET_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
emilmont 80:8e73be2a2ac1 2403 #define GPIO_DIRSET_PIN4_Msk (0x1UL << GPIO_DIRSET_PIN4_Pos) /*!< Bit mask of PIN4 field. */
emilmont 80:8e73be2a2ac1 2404 #define GPIO_DIRSET_PIN4_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2405 #define GPIO_DIRSET_PIN4_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2406 #define GPIO_DIRSET_PIN4_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2407
emilmont 80:8e73be2a2ac1 2408 /* Bit 3 : Set as output pin 3. */
emilmont 80:8e73be2a2ac1 2409 #define GPIO_DIRSET_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
emilmont 80:8e73be2a2ac1 2410 #define GPIO_DIRSET_PIN3_Msk (0x1UL << GPIO_DIRSET_PIN3_Pos) /*!< Bit mask of PIN3 field. */
emilmont 80:8e73be2a2ac1 2411 #define GPIO_DIRSET_PIN3_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2412 #define GPIO_DIRSET_PIN3_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2413 #define GPIO_DIRSET_PIN3_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2414
emilmont 80:8e73be2a2ac1 2415 /* Bit 2 : Set as output pin 2. */
emilmont 80:8e73be2a2ac1 2416 #define GPIO_DIRSET_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
emilmont 80:8e73be2a2ac1 2417 #define GPIO_DIRSET_PIN2_Msk (0x1UL << GPIO_DIRSET_PIN2_Pos) /*!< Bit mask of PIN2 field. */
emilmont 80:8e73be2a2ac1 2418 #define GPIO_DIRSET_PIN2_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2419 #define GPIO_DIRSET_PIN2_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2420 #define GPIO_DIRSET_PIN2_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2421
emilmont 80:8e73be2a2ac1 2422 /* Bit 1 : Set as output pin 1. */
emilmont 80:8e73be2a2ac1 2423 #define GPIO_DIRSET_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
emilmont 80:8e73be2a2ac1 2424 #define GPIO_DIRSET_PIN1_Msk (0x1UL << GPIO_DIRSET_PIN1_Pos) /*!< Bit mask of PIN1 field. */
emilmont 80:8e73be2a2ac1 2425 #define GPIO_DIRSET_PIN1_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2426 #define GPIO_DIRSET_PIN1_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2427 #define GPIO_DIRSET_PIN1_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2428
emilmont 80:8e73be2a2ac1 2429 /* Bit 0 : Set as output pin 0. */
emilmont 80:8e73be2a2ac1 2430 #define GPIO_DIRSET_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
emilmont 80:8e73be2a2ac1 2431 #define GPIO_DIRSET_PIN0_Msk (0x1UL << GPIO_DIRSET_PIN0_Pos) /*!< Bit mask of PIN0 field. */
emilmont 80:8e73be2a2ac1 2432 #define GPIO_DIRSET_PIN0_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2433 #define GPIO_DIRSET_PIN0_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2434 #define GPIO_DIRSET_PIN0_Set (1UL) /*!< Set pin as output. */
emilmont 80:8e73be2a2ac1 2435
emilmont 80:8e73be2a2ac1 2436 /* Register: GPIO_DIRCLR */
emilmont 80:8e73be2a2ac1 2437 /* Description: DIR clear register. */
emilmont 80:8e73be2a2ac1 2438
emilmont 80:8e73be2a2ac1 2439 /* Bit 31 : Set as input pin 31. */
emilmont 80:8e73be2a2ac1 2440 #define GPIO_DIRCLR_PIN31_Pos (31UL) /*!< Position of PIN31 field. */
emilmont 80:8e73be2a2ac1 2441 #define GPIO_DIRCLR_PIN31_Msk (0x1UL << GPIO_DIRCLR_PIN31_Pos) /*!< Bit mask of PIN31 field. */
emilmont 80:8e73be2a2ac1 2442 #define GPIO_DIRCLR_PIN31_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2443 #define GPIO_DIRCLR_PIN31_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2444 #define GPIO_DIRCLR_PIN31_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2445
emilmont 80:8e73be2a2ac1 2446 /* Bit 30 : Set as input pin 30. */
emilmont 80:8e73be2a2ac1 2447 #define GPIO_DIRCLR_PIN30_Pos (30UL) /*!< Position of PIN30 field. */
emilmont 80:8e73be2a2ac1 2448 #define GPIO_DIRCLR_PIN30_Msk (0x1UL << GPIO_DIRCLR_PIN30_Pos) /*!< Bit mask of PIN30 field. */
emilmont 80:8e73be2a2ac1 2449 #define GPIO_DIRCLR_PIN30_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2450 #define GPIO_DIRCLR_PIN30_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2451 #define GPIO_DIRCLR_PIN30_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2452
emilmont 80:8e73be2a2ac1 2453 /* Bit 29 : Set as input pin 29. */
emilmont 80:8e73be2a2ac1 2454 #define GPIO_DIRCLR_PIN29_Pos (29UL) /*!< Position of PIN29 field. */
emilmont 80:8e73be2a2ac1 2455 #define GPIO_DIRCLR_PIN29_Msk (0x1UL << GPIO_DIRCLR_PIN29_Pos) /*!< Bit mask of PIN29 field. */
emilmont 80:8e73be2a2ac1 2456 #define GPIO_DIRCLR_PIN29_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2457 #define GPIO_DIRCLR_PIN29_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2458 #define GPIO_DIRCLR_PIN29_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2459
emilmont 80:8e73be2a2ac1 2460 /* Bit 28 : Set as input pin 28. */
emilmont 80:8e73be2a2ac1 2461 #define GPIO_DIRCLR_PIN28_Pos (28UL) /*!< Position of PIN28 field. */
emilmont 80:8e73be2a2ac1 2462 #define GPIO_DIRCLR_PIN28_Msk (0x1UL << GPIO_DIRCLR_PIN28_Pos) /*!< Bit mask of PIN28 field. */
emilmont 80:8e73be2a2ac1 2463 #define GPIO_DIRCLR_PIN28_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2464 #define GPIO_DIRCLR_PIN28_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2465 #define GPIO_DIRCLR_PIN28_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2466
emilmont 80:8e73be2a2ac1 2467 /* Bit 27 : Set as input pin 27. */
emilmont 80:8e73be2a2ac1 2468 #define GPIO_DIRCLR_PIN27_Pos (27UL) /*!< Position of PIN27 field. */
emilmont 80:8e73be2a2ac1 2469 #define GPIO_DIRCLR_PIN27_Msk (0x1UL << GPIO_DIRCLR_PIN27_Pos) /*!< Bit mask of PIN27 field. */
emilmont 80:8e73be2a2ac1 2470 #define GPIO_DIRCLR_PIN27_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2471 #define GPIO_DIRCLR_PIN27_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2472 #define GPIO_DIRCLR_PIN27_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2473
emilmont 80:8e73be2a2ac1 2474 /* Bit 26 : Set as input pin 26. */
emilmont 80:8e73be2a2ac1 2475 #define GPIO_DIRCLR_PIN26_Pos (26UL) /*!< Position of PIN26 field. */
emilmont 80:8e73be2a2ac1 2476 #define GPIO_DIRCLR_PIN26_Msk (0x1UL << GPIO_DIRCLR_PIN26_Pos) /*!< Bit mask of PIN26 field. */
emilmont 80:8e73be2a2ac1 2477 #define GPIO_DIRCLR_PIN26_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2478 #define GPIO_DIRCLR_PIN26_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2479 #define GPIO_DIRCLR_PIN26_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2480
emilmont 80:8e73be2a2ac1 2481 /* Bit 25 : Set as input pin 25. */
emilmont 80:8e73be2a2ac1 2482 #define GPIO_DIRCLR_PIN25_Pos (25UL) /*!< Position of PIN25 field. */
emilmont 80:8e73be2a2ac1 2483 #define GPIO_DIRCLR_PIN25_Msk (0x1UL << GPIO_DIRCLR_PIN25_Pos) /*!< Bit mask of PIN25 field. */
emilmont 80:8e73be2a2ac1 2484 #define GPIO_DIRCLR_PIN25_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2485 #define GPIO_DIRCLR_PIN25_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2486 #define GPIO_DIRCLR_PIN25_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2487
emilmont 80:8e73be2a2ac1 2488 /* Bit 24 : Set as input pin 24. */
emilmont 80:8e73be2a2ac1 2489 #define GPIO_DIRCLR_PIN24_Pos (24UL) /*!< Position of PIN24 field. */
emilmont 80:8e73be2a2ac1 2490 #define GPIO_DIRCLR_PIN24_Msk (0x1UL << GPIO_DIRCLR_PIN24_Pos) /*!< Bit mask of PIN24 field. */
emilmont 80:8e73be2a2ac1 2491 #define GPIO_DIRCLR_PIN24_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2492 #define GPIO_DIRCLR_PIN24_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2493 #define GPIO_DIRCLR_PIN24_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2494
emilmont 80:8e73be2a2ac1 2495 /* Bit 23 : Set as input pin 23. */
emilmont 80:8e73be2a2ac1 2496 #define GPIO_DIRCLR_PIN23_Pos (23UL) /*!< Position of PIN23 field. */
emilmont 80:8e73be2a2ac1 2497 #define GPIO_DIRCLR_PIN23_Msk (0x1UL << GPIO_DIRCLR_PIN23_Pos) /*!< Bit mask of PIN23 field. */
emilmont 80:8e73be2a2ac1 2498 #define GPIO_DIRCLR_PIN23_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2499 #define GPIO_DIRCLR_PIN23_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2500 #define GPIO_DIRCLR_PIN23_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2501
emilmont 80:8e73be2a2ac1 2502 /* Bit 22 : Set as input pin 22. */
emilmont 80:8e73be2a2ac1 2503 #define GPIO_DIRCLR_PIN22_Pos (22UL) /*!< Position of PIN22 field. */
emilmont 80:8e73be2a2ac1 2504 #define GPIO_DIRCLR_PIN22_Msk (0x1UL << GPIO_DIRCLR_PIN22_Pos) /*!< Bit mask of PIN22 field. */
emilmont 80:8e73be2a2ac1 2505 #define GPIO_DIRCLR_PIN22_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2506 #define GPIO_DIRCLR_PIN22_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2507 #define GPIO_DIRCLR_PIN22_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2508
emilmont 80:8e73be2a2ac1 2509 /* Bit 21 : Set as input pin 21. */
emilmont 80:8e73be2a2ac1 2510 #define GPIO_DIRCLR_PIN21_Pos (21UL) /*!< Position of PIN21 field. */
emilmont 80:8e73be2a2ac1 2511 #define GPIO_DIRCLR_PIN21_Msk (0x1UL << GPIO_DIRCLR_PIN21_Pos) /*!< Bit mask of PIN21 field. */
emilmont 80:8e73be2a2ac1 2512 #define GPIO_DIRCLR_PIN21_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2513 #define GPIO_DIRCLR_PIN21_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2514 #define GPIO_DIRCLR_PIN21_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2515
emilmont 80:8e73be2a2ac1 2516 /* Bit 20 : Set as input pin 20. */
emilmont 80:8e73be2a2ac1 2517 #define GPIO_DIRCLR_PIN20_Pos (20UL) /*!< Position of PIN20 field. */
emilmont 80:8e73be2a2ac1 2518 #define GPIO_DIRCLR_PIN20_Msk (0x1UL << GPIO_DIRCLR_PIN20_Pos) /*!< Bit mask of PIN20 field. */
emilmont 80:8e73be2a2ac1 2519 #define GPIO_DIRCLR_PIN20_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2520 #define GPIO_DIRCLR_PIN20_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2521 #define GPIO_DIRCLR_PIN20_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2522
emilmont 80:8e73be2a2ac1 2523 /* Bit 19 : Set as input pin 19. */
emilmont 80:8e73be2a2ac1 2524 #define GPIO_DIRCLR_PIN19_Pos (19UL) /*!< Position of PIN19 field. */
emilmont 80:8e73be2a2ac1 2525 #define GPIO_DIRCLR_PIN19_Msk (0x1UL << GPIO_DIRCLR_PIN19_Pos) /*!< Bit mask of PIN19 field. */
emilmont 80:8e73be2a2ac1 2526 #define GPIO_DIRCLR_PIN19_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2527 #define GPIO_DIRCLR_PIN19_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2528 #define GPIO_DIRCLR_PIN19_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2529
emilmont 80:8e73be2a2ac1 2530 /* Bit 18 : Set as input pin 18. */
emilmont 80:8e73be2a2ac1 2531 #define GPIO_DIRCLR_PIN18_Pos (18UL) /*!< Position of PIN18 field. */
emilmont 80:8e73be2a2ac1 2532 #define GPIO_DIRCLR_PIN18_Msk (0x1UL << GPIO_DIRCLR_PIN18_Pos) /*!< Bit mask of PIN18 field. */
emilmont 80:8e73be2a2ac1 2533 #define GPIO_DIRCLR_PIN18_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2534 #define GPIO_DIRCLR_PIN18_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2535 #define GPIO_DIRCLR_PIN18_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2536
emilmont 80:8e73be2a2ac1 2537 /* Bit 17 : Set as input pin 17. */
emilmont 80:8e73be2a2ac1 2538 #define GPIO_DIRCLR_PIN17_Pos (17UL) /*!< Position of PIN17 field. */
emilmont 80:8e73be2a2ac1 2539 #define GPIO_DIRCLR_PIN17_Msk (0x1UL << GPIO_DIRCLR_PIN17_Pos) /*!< Bit mask of PIN17 field. */
emilmont 80:8e73be2a2ac1 2540 #define GPIO_DIRCLR_PIN17_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2541 #define GPIO_DIRCLR_PIN17_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2542 #define GPIO_DIRCLR_PIN17_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2543
emilmont 80:8e73be2a2ac1 2544 /* Bit 16 : Set as input pin 16. */
emilmont 80:8e73be2a2ac1 2545 #define GPIO_DIRCLR_PIN16_Pos (16UL) /*!< Position of PIN16 field. */
emilmont 80:8e73be2a2ac1 2546 #define GPIO_DIRCLR_PIN16_Msk (0x1UL << GPIO_DIRCLR_PIN16_Pos) /*!< Bit mask of PIN16 field. */
emilmont 80:8e73be2a2ac1 2547 #define GPIO_DIRCLR_PIN16_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2548 #define GPIO_DIRCLR_PIN16_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2549 #define GPIO_DIRCLR_PIN16_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2550
emilmont 80:8e73be2a2ac1 2551 /* Bit 15 : Set as input pin 15. */
emilmont 80:8e73be2a2ac1 2552 #define GPIO_DIRCLR_PIN15_Pos (15UL) /*!< Position of PIN15 field. */
emilmont 80:8e73be2a2ac1 2553 #define GPIO_DIRCLR_PIN15_Msk (0x1UL << GPIO_DIRCLR_PIN15_Pos) /*!< Bit mask of PIN15 field. */
emilmont 80:8e73be2a2ac1 2554 #define GPIO_DIRCLR_PIN15_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2555 #define GPIO_DIRCLR_PIN15_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2556 #define GPIO_DIRCLR_PIN15_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2557
emilmont 80:8e73be2a2ac1 2558 /* Bit 14 : Set as input pin 14. */
emilmont 80:8e73be2a2ac1 2559 #define GPIO_DIRCLR_PIN14_Pos (14UL) /*!< Position of PIN14 field. */
emilmont 80:8e73be2a2ac1 2560 #define GPIO_DIRCLR_PIN14_Msk (0x1UL << GPIO_DIRCLR_PIN14_Pos) /*!< Bit mask of PIN14 field. */
emilmont 80:8e73be2a2ac1 2561 #define GPIO_DIRCLR_PIN14_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2562 #define GPIO_DIRCLR_PIN14_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2563 #define GPIO_DIRCLR_PIN14_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2564
emilmont 80:8e73be2a2ac1 2565 /* Bit 13 : Set as input pin 13. */
emilmont 80:8e73be2a2ac1 2566 #define GPIO_DIRCLR_PIN13_Pos (13UL) /*!< Position of PIN13 field. */
emilmont 80:8e73be2a2ac1 2567 #define GPIO_DIRCLR_PIN13_Msk (0x1UL << GPIO_DIRCLR_PIN13_Pos) /*!< Bit mask of PIN13 field. */
emilmont 80:8e73be2a2ac1 2568 #define GPIO_DIRCLR_PIN13_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2569 #define GPIO_DIRCLR_PIN13_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2570 #define GPIO_DIRCLR_PIN13_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2571
emilmont 80:8e73be2a2ac1 2572 /* Bit 12 : Set as input pin 12. */
emilmont 80:8e73be2a2ac1 2573 #define GPIO_DIRCLR_PIN12_Pos (12UL) /*!< Position of PIN12 field. */
emilmont 80:8e73be2a2ac1 2574 #define GPIO_DIRCLR_PIN12_Msk (0x1UL << GPIO_DIRCLR_PIN12_Pos) /*!< Bit mask of PIN12 field. */
emilmont 80:8e73be2a2ac1 2575 #define GPIO_DIRCLR_PIN12_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2576 #define GPIO_DIRCLR_PIN12_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2577 #define GPIO_DIRCLR_PIN12_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2578
emilmont 80:8e73be2a2ac1 2579 /* Bit 11 : Set as input pin 11. */
emilmont 80:8e73be2a2ac1 2580 #define GPIO_DIRCLR_PIN11_Pos (11UL) /*!< Position of PIN11 field. */
emilmont 80:8e73be2a2ac1 2581 #define GPIO_DIRCLR_PIN11_Msk (0x1UL << GPIO_DIRCLR_PIN11_Pos) /*!< Bit mask of PIN11 field. */
emilmont 80:8e73be2a2ac1 2582 #define GPIO_DIRCLR_PIN11_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2583 #define GPIO_DIRCLR_PIN11_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2584 #define GPIO_DIRCLR_PIN11_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2585
emilmont 80:8e73be2a2ac1 2586 /* Bit 10 : Set as input pin 10. */
emilmont 80:8e73be2a2ac1 2587 #define GPIO_DIRCLR_PIN10_Pos (10UL) /*!< Position of PIN10 field. */
emilmont 80:8e73be2a2ac1 2588 #define GPIO_DIRCLR_PIN10_Msk (0x1UL << GPIO_DIRCLR_PIN10_Pos) /*!< Bit mask of PIN10 field. */
emilmont 80:8e73be2a2ac1 2589 #define GPIO_DIRCLR_PIN10_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2590 #define GPIO_DIRCLR_PIN10_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2591 #define GPIO_DIRCLR_PIN10_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2592
emilmont 80:8e73be2a2ac1 2593 /* Bit 9 : Set as input pin 9. */
emilmont 80:8e73be2a2ac1 2594 #define GPIO_DIRCLR_PIN9_Pos (9UL) /*!< Position of PIN9 field. */
emilmont 80:8e73be2a2ac1 2595 #define GPIO_DIRCLR_PIN9_Msk (0x1UL << GPIO_DIRCLR_PIN9_Pos) /*!< Bit mask of PIN9 field. */
emilmont 80:8e73be2a2ac1 2596 #define GPIO_DIRCLR_PIN9_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2597 #define GPIO_DIRCLR_PIN9_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2598 #define GPIO_DIRCLR_PIN9_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2599
emilmont 80:8e73be2a2ac1 2600 /* Bit 8 : Set as input pin 8. */
emilmont 80:8e73be2a2ac1 2601 #define GPIO_DIRCLR_PIN8_Pos (8UL) /*!< Position of PIN8 field. */
emilmont 80:8e73be2a2ac1 2602 #define GPIO_DIRCLR_PIN8_Msk (0x1UL << GPIO_DIRCLR_PIN8_Pos) /*!< Bit mask of PIN8 field. */
emilmont 80:8e73be2a2ac1 2603 #define GPIO_DIRCLR_PIN8_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2604 #define GPIO_DIRCLR_PIN8_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2605 #define GPIO_DIRCLR_PIN8_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2606
emilmont 80:8e73be2a2ac1 2607 /* Bit 7 : Set as input pin 7. */
emilmont 80:8e73be2a2ac1 2608 #define GPIO_DIRCLR_PIN7_Pos (7UL) /*!< Position of PIN7 field. */
emilmont 80:8e73be2a2ac1 2609 #define GPIO_DIRCLR_PIN7_Msk (0x1UL << GPIO_DIRCLR_PIN7_Pos) /*!< Bit mask of PIN7 field. */
emilmont 80:8e73be2a2ac1 2610 #define GPIO_DIRCLR_PIN7_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2611 #define GPIO_DIRCLR_PIN7_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2612 #define GPIO_DIRCLR_PIN7_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2613
emilmont 80:8e73be2a2ac1 2614 /* Bit 6 : Set as input pin 6. */
emilmont 80:8e73be2a2ac1 2615 #define GPIO_DIRCLR_PIN6_Pos (6UL) /*!< Position of PIN6 field. */
emilmont 80:8e73be2a2ac1 2616 #define GPIO_DIRCLR_PIN6_Msk (0x1UL << GPIO_DIRCLR_PIN6_Pos) /*!< Bit mask of PIN6 field. */
emilmont 80:8e73be2a2ac1 2617 #define GPIO_DIRCLR_PIN6_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2618 #define GPIO_DIRCLR_PIN6_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2619 #define GPIO_DIRCLR_PIN6_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2620
emilmont 80:8e73be2a2ac1 2621 /* Bit 5 : Set as input pin 5. */
emilmont 80:8e73be2a2ac1 2622 #define GPIO_DIRCLR_PIN5_Pos (5UL) /*!< Position of PIN5 field. */
emilmont 80:8e73be2a2ac1 2623 #define GPIO_DIRCLR_PIN5_Msk (0x1UL << GPIO_DIRCLR_PIN5_Pos) /*!< Bit mask of PIN5 field. */
emilmont 80:8e73be2a2ac1 2624 #define GPIO_DIRCLR_PIN5_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2625 #define GPIO_DIRCLR_PIN5_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2626 #define GPIO_DIRCLR_PIN5_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2627
emilmont 80:8e73be2a2ac1 2628 /* Bit 4 : Set as input pin 4. */
emilmont 80:8e73be2a2ac1 2629 #define GPIO_DIRCLR_PIN4_Pos (4UL) /*!< Position of PIN4 field. */
emilmont 80:8e73be2a2ac1 2630 #define GPIO_DIRCLR_PIN4_Msk (0x1UL << GPIO_DIRCLR_PIN4_Pos) /*!< Bit mask of PIN4 field. */
emilmont 80:8e73be2a2ac1 2631 #define GPIO_DIRCLR_PIN4_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2632 #define GPIO_DIRCLR_PIN4_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2633 #define GPIO_DIRCLR_PIN4_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2634
emilmont 80:8e73be2a2ac1 2635 /* Bit 3 : Set as input pin 3. */
emilmont 80:8e73be2a2ac1 2636 #define GPIO_DIRCLR_PIN3_Pos (3UL) /*!< Position of PIN3 field. */
emilmont 80:8e73be2a2ac1 2637 #define GPIO_DIRCLR_PIN3_Msk (0x1UL << GPIO_DIRCLR_PIN3_Pos) /*!< Bit mask of PIN3 field. */
emilmont 80:8e73be2a2ac1 2638 #define GPIO_DIRCLR_PIN3_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2639 #define GPIO_DIRCLR_PIN3_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2640 #define GPIO_DIRCLR_PIN3_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2641
emilmont 80:8e73be2a2ac1 2642 /* Bit 2 : Set as input pin 2. */
emilmont 80:8e73be2a2ac1 2643 #define GPIO_DIRCLR_PIN2_Pos (2UL) /*!< Position of PIN2 field. */
emilmont 80:8e73be2a2ac1 2644 #define GPIO_DIRCLR_PIN2_Msk (0x1UL << GPIO_DIRCLR_PIN2_Pos) /*!< Bit mask of PIN2 field. */
emilmont 80:8e73be2a2ac1 2645 #define GPIO_DIRCLR_PIN2_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2646 #define GPIO_DIRCLR_PIN2_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2647 #define GPIO_DIRCLR_PIN2_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2648
emilmont 80:8e73be2a2ac1 2649 /* Bit 1 : Set as input pin 1. */
emilmont 80:8e73be2a2ac1 2650 #define GPIO_DIRCLR_PIN1_Pos (1UL) /*!< Position of PIN1 field. */
emilmont 80:8e73be2a2ac1 2651 #define GPIO_DIRCLR_PIN1_Msk (0x1UL << GPIO_DIRCLR_PIN1_Pos) /*!< Bit mask of PIN1 field. */
emilmont 80:8e73be2a2ac1 2652 #define GPIO_DIRCLR_PIN1_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2653 #define GPIO_DIRCLR_PIN1_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2654 #define GPIO_DIRCLR_PIN1_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2655
emilmont 80:8e73be2a2ac1 2656 /* Bit 0 : Set as input pin 0. */
emilmont 80:8e73be2a2ac1 2657 #define GPIO_DIRCLR_PIN0_Pos (0UL) /*!< Position of PIN0 field. */
emilmont 80:8e73be2a2ac1 2658 #define GPIO_DIRCLR_PIN0_Msk (0x1UL << GPIO_DIRCLR_PIN0_Pos) /*!< Bit mask of PIN0 field. */
emilmont 80:8e73be2a2ac1 2659 #define GPIO_DIRCLR_PIN0_Input (0UL) /*!< Pin set as input. */
emilmont 80:8e73be2a2ac1 2660 #define GPIO_DIRCLR_PIN0_Output (1UL) /*!< Pin set as output. */
emilmont 80:8e73be2a2ac1 2661 #define GPIO_DIRCLR_PIN0_Clear (1UL) /*!< Set pin as input. */
emilmont 80:8e73be2a2ac1 2662
emilmont 80:8e73be2a2ac1 2663 /* Register: GPIO_PIN_CNF */
emilmont 80:8e73be2a2ac1 2664 /* Description: Configuration of GPIO pins. */
emilmont 80:8e73be2a2ac1 2665
emilmont 80:8e73be2a2ac1 2666 /* Bits 17..16 : Pin sensing mechanism. */
emilmont 80:8e73be2a2ac1 2667 #define GPIO_PIN_CNF_SENSE_Pos (16UL) /*!< Position of SENSE field. */
emilmont 80:8e73be2a2ac1 2668 #define GPIO_PIN_CNF_SENSE_Msk (0x3UL << GPIO_PIN_CNF_SENSE_Pos) /*!< Bit mask of SENSE field. */
emilmont 80:8e73be2a2ac1 2669 #define GPIO_PIN_CNF_SENSE_Disabled (0x00UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 2670 #define GPIO_PIN_CNF_SENSE_High (0x02UL) /*!< Wakeup on high level. */
emilmont 80:8e73be2a2ac1 2671 #define GPIO_PIN_CNF_SENSE_Low (0x03UL) /*!< Wakeup on low level. */
emilmont 80:8e73be2a2ac1 2672
emilmont 80:8e73be2a2ac1 2673 /* Bits 10..8 : Drive configuration. */
emilmont 80:8e73be2a2ac1 2674 #define GPIO_PIN_CNF_DRIVE_Pos (8UL) /*!< Position of DRIVE field. */
emilmont 80:8e73be2a2ac1 2675 #define GPIO_PIN_CNF_DRIVE_Msk (0x7UL << GPIO_PIN_CNF_DRIVE_Pos) /*!< Bit mask of DRIVE field. */
emilmont 80:8e73be2a2ac1 2676 #define GPIO_PIN_CNF_DRIVE_S0S1 (0x00UL) /*!< Standard '0', Standard '1'. */
emilmont 80:8e73be2a2ac1 2677 #define GPIO_PIN_CNF_DRIVE_H0S1 (0x01UL) /*!< High '0', Standard '1'. */
emilmont 80:8e73be2a2ac1 2678 #define GPIO_PIN_CNF_DRIVE_S0H1 (0x02UL) /*!< Standard '0', High '1'. */
emilmont 80:8e73be2a2ac1 2679 #define GPIO_PIN_CNF_DRIVE_H0H1 (0x03UL) /*!< High '0', High '1'. */
emilmont 80:8e73be2a2ac1 2680 #define GPIO_PIN_CNF_DRIVE_D0S1 (0x04UL) /*!< Disconnected '0', Standard '1'. */
emilmont 80:8e73be2a2ac1 2681 #define GPIO_PIN_CNF_DRIVE_D0H1 (0x05UL) /*!< Disconnected '0', High '1'. */
emilmont 80:8e73be2a2ac1 2682 #define GPIO_PIN_CNF_DRIVE_S0D1 (0x06UL) /*!< Standard '0', Disconnected '1'. */
emilmont 80:8e73be2a2ac1 2683 #define GPIO_PIN_CNF_DRIVE_H0D1 (0x07UL) /*!< High '0', Disconnected '1'. */
emilmont 80:8e73be2a2ac1 2684
emilmont 80:8e73be2a2ac1 2685 /* Bits 3..2 : Pull-up or -down configuration. */
emilmont 80:8e73be2a2ac1 2686 #define GPIO_PIN_CNF_PULL_Pos (2UL) /*!< Position of PULL field. */
emilmont 80:8e73be2a2ac1 2687 #define GPIO_PIN_CNF_PULL_Msk (0x3UL << GPIO_PIN_CNF_PULL_Pos) /*!< Bit mask of PULL field. */
emilmont 80:8e73be2a2ac1 2688 #define GPIO_PIN_CNF_PULL_Disabled (0x00UL) /*!< No pull. */
emilmont 80:8e73be2a2ac1 2689 #define GPIO_PIN_CNF_PULL_Pulldown (0x01UL) /*!< Pulldown on pin. */
emilmont 80:8e73be2a2ac1 2690 #define GPIO_PIN_CNF_PULL_Pullup (0x03UL) /*!< Pullup on pin. */
emilmont 80:8e73be2a2ac1 2691
emilmont 80:8e73be2a2ac1 2692 /* Bit 1 : Connect or disconnect input path. */
emilmont 80:8e73be2a2ac1 2693 #define GPIO_PIN_CNF_INPUT_Pos (1UL) /*!< Position of INPUT field. */
emilmont 80:8e73be2a2ac1 2694 #define GPIO_PIN_CNF_INPUT_Msk (0x1UL << GPIO_PIN_CNF_INPUT_Pos) /*!< Bit mask of INPUT field. */
emilmont 80:8e73be2a2ac1 2695 #define GPIO_PIN_CNF_INPUT_Connect (0UL) /*!< Connect input pin. */
emilmont 80:8e73be2a2ac1 2696 #define GPIO_PIN_CNF_INPUT_Disconnect (1UL) /*!< Disconnect input pin. */
emilmont 80:8e73be2a2ac1 2697
emilmont 80:8e73be2a2ac1 2698 /* Bit 0 : Pin direction. */
emilmont 80:8e73be2a2ac1 2699 #define GPIO_PIN_CNF_DIR_Pos (0UL) /*!< Position of DIR field. */
emilmont 80:8e73be2a2ac1 2700 #define GPIO_PIN_CNF_DIR_Msk (0x1UL << GPIO_PIN_CNF_DIR_Pos) /*!< Bit mask of DIR field. */
emilmont 80:8e73be2a2ac1 2701 #define GPIO_PIN_CNF_DIR_Input (0UL) /*!< Configure pin as an input pin. */
emilmont 80:8e73be2a2ac1 2702 #define GPIO_PIN_CNF_DIR_Output (1UL) /*!< Configure pin as an output pin. */
emilmont 80:8e73be2a2ac1 2703
emilmont 80:8e73be2a2ac1 2704
emilmont 80:8e73be2a2ac1 2705 /* Peripheral: GPIOTE */
emilmont 80:8e73be2a2ac1 2706 /* Description: GPIO tasks and events. */
emilmont 80:8e73be2a2ac1 2707
emilmont 80:8e73be2a2ac1 2708 /* Register: GPIOTE_INTENSET */
emilmont 80:8e73be2a2ac1 2709 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 2710
emilmont 80:8e73be2a2ac1 2711 /* Bit 31 : Enable interrupt on PORT event. */
emilmont 80:8e73be2a2ac1 2712 #define GPIOTE_INTENSET_PORT_Pos (31UL) /*!< Position of PORT field. */
emilmont 80:8e73be2a2ac1 2713 #define GPIOTE_INTENSET_PORT_Msk (0x1UL << GPIOTE_INTENSET_PORT_Pos) /*!< Bit mask of PORT field. */
emilmont 80:8e73be2a2ac1 2714 #define GPIOTE_INTENSET_PORT_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2715 #define GPIOTE_INTENSET_PORT_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2716 #define GPIOTE_INTENSET_PORT_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 2717
emilmont 80:8e73be2a2ac1 2718 /* Bit 3 : Enable interrupt on IN[3] event. */
emilmont 80:8e73be2a2ac1 2719 #define GPIOTE_INTENSET_IN3_Pos (3UL) /*!< Position of IN3 field. */
emilmont 80:8e73be2a2ac1 2720 #define GPIOTE_INTENSET_IN3_Msk (0x1UL << GPIOTE_INTENSET_IN3_Pos) /*!< Bit mask of IN3 field. */
emilmont 80:8e73be2a2ac1 2721 #define GPIOTE_INTENSET_IN3_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2722 #define GPIOTE_INTENSET_IN3_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2723 #define GPIOTE_INTENSET_IN3_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 2724
emilmont 80:8e73be2a2ac1 2725 /* Bit 2 : Enable interrupt on IN[2] event. */
emilmont 80:8e73be2a2ac1 2726 #define GPIOTE_INTENSET_IN2_Pos (2UL) /*!< Position of IN2 field. */
emilmont 80:8e73be2a2ac1 2727 #define GPIOTE_INTENSET_IN2_Msk (0x1UL << GPIOTE_INTENSET_IN2_Pos) /*!< Bit mask of IN2 field. */
emilmont 80:8e73be2a2ac1 2728 #define GPIOTE_INTENSET_IN2_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2729 #define GPIOTE_INTENSET_IN2_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2730 #define GPIOTE_INTENSET_IN2_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 2731
emilmont 80:8e73be2a2ac1 2732 /* Bit 1 : Enable interrupt on IN[1] event. */
emilmont 80:8e73be2a2ac1 2733 #define GPIOTE_INTENSET_IN1_Pos (1UL) /*!< Position of IN1 field. */
emilmont 80:8e73be2a2ac1 2734 #define GPIOTE_INTENSET_IN1_Msk (0x1UL << GPIOTE_INTENSET_IN1_Pos) /*!< Bit mask of IN1 field. */
emilmont 80:8e73be2a2ac1 2735 #define GPIOTE_INTENSET_IN1_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2736 #define GPIOTE_INTENSET_IN1_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2737 #define GPIOTE_INTENSET_IN1_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 2738
emilmont 80:8e73be2a2ac1 2739 /* Bit 0 : Enable interrupt on IN[0] event. */
emilmont 80:8e73be2a2ac1 2740 #define GPIOTE_INTENSET_IN0_Pos (0UL) /*!< Position of IN0 field. */
emilmont 80:8e73be2a2ac1 2741 #define GPIOTE_INTENSET_IN0_Msk (0x1UL << GPIOTE_INTENSET_IN0_Pos) /*!< Bit mask of IN0 field. */
emilmont 80:8e73be2a2ac1 2742 #define GPIOTE_INTENSET_IN0_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2743 #define GPIOTE_INTENSET_IN0_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2744 #define GPIOTE_INTENSET_IN0_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 2745
emilmont 80:8e73be2a2ac1 2746 /* Register: GPIOTE_INTENCLR */
emilmont 80:8e73be2a2ac1 2747 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 2748
emilmont 80:8e73be2a2ac1 2749 /* Bit 31 : Disable interrupt on PORT event. */
emilmont 80:8e73be2a2ac1 2750 #define GPIOTE_INTENCLR_PORT_Pos (31UL) /*!< Position of PORT field. */
emilmont 80:8e73be2a2ac1 2751 #define GPIOTE_INTENCLR_PORT_Msk (0x1UL << GPIOTE_INTENCLR_PORT_Pos) /*!< Bit mask of PORT field. */
emilmont 80:8e73be2a2ac1 2752 #define GPIOTE_INTENCLR_PORT_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2753 #define GPIOTE_INTENCLR_PORT_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2754 #define GPIOTE_INTENCLR_PORT_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 2755
emilmont 80:8e73be2a2ac1 2756 /* Bit 3 : Disable interrupt on IN[3] event. */
emilmont 80:8e73be2a2ac1 2757 #define GPIOTE_INTENCLR_IN3_Pos (3UL) /*!< Position of IN3 field. */
emilmont 80:8e73be2a2ac1 2758 #define GPIOTE_INTENCLR_IN3_Msk (0x1UL << GPIOTE_INTENCLR_IN3_Pos) /*!< Bit mask of IN3 field. */
emilmont 80:8e73be2a2ac1 2759 #define GPIOTE_INTENCLR_IN3_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2760 #define GPIOTE_INTENCLR_IN3_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2761 #define GPIOTE_INTENCLR_IN3_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 2762
emilmont 80:8e73be2a2ac1 2763 /* Bit 2 : Disable interrupt on IN[2] event. */
emilmont 80:8e73be2a2ac1 2764 #define GPIOTE_INTENCLR_IN2_Pos (2UL) /*!< Position of IN2 field. */
emilmont 80:8e73be2a2ac1 2765 #define GPIOTE_INTENCLR_IN2_Msk (0x1UL << GPIOTE_INTENCLR_IN2_Pos) /*!< Bit mask of IN2 field. */
emilmont 80:8e73be2a2ac1 2766 #define GPIOTE_INTENCLR_IN2_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2767 #define GPIOTE_INTENCLR_IN2_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2768 #define GPIOTE_INTENCLR_IN2_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 2769
emilmont 80:8e73be2a2ac1 2770 /* Bit 1 : Disable interrupt on IN[1] event. */
emilmont 80:8e73be2a2ac1 2771 #define GPIOTE_INTENCLR_IN1_Pos (1UL) /*!< Position of IN1 field. */
emilmont 80:8e73be2a2ac1 2772 #define GPIOTE_INTENCLR_IN1_Msk (0x1UL << GPIOTE_INTENCLR_IN1_Pos) /*!< Bit mask of IN1 field. */
emilmont 80:8e73be2a2ac1 2773 #define GPIOTE_INTENCLR_IN1_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2774 #define GPIOTE_INTENCLR_IN1_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2775 #define GPIOTE_INTENCLR_IN1_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 2776
emilmont 80:8e73be2a2ac1 2777 /* Bit 0 : Disable interrupt on IN[0] event. */
emilmont 80:8e73be2a2ac1 2778 #define GPIOTE_INTENCLR_IN0_Pos (0UL) /*!< Position of IN0 field. */
emilmont 80:8e73be2a2ac1 2779 #define GPIOTE_INTENCLR_IN0_Msk (0x1UL << GPIOTE_INTENCLR_IN0_Pos) /*!< Bit mask of IN0 field. */
emilmont 80:8e73be2a2ac1 2780 #define GPIOTE_INTENCLR_IN0_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2781 #define GPIOTE_INTENCLR_IN0_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2782 #define GPIOTE_INTENCLR_IN0_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 2783
emilmont 80:8e73be2a2ac1 2784 /* Register: GPIOTE_CONFIG */
emilmont 80:8e73be2a2ac1 2785 /* Description: Channel configuration registers. */
emilmont 80:8e73be2a2ac1 2786
emilmont 80:8e73be2a2ac1 2787 /* Bit 20 : Initial value of the output when the GPIOTE channel is configured as a Task. */
emilmont 80:8e73be2a2ac1 2788 #define GPIOTE_CONFIG_OUTINIT_Pos (20UL) /*!< Position of OUTINIT field. */
emilmont 80:8e73be2a2ac1 2789 #define GPIOTE_CONFIG_OUTINIT_Msk (0x1UL << GPIOTE_CONFIG_OUTINIT_Pos) /*!< Bit mask of OUTINIT field. */
emilmont 80:8e73be2a2ac1 2790 #define GPIOTE_CONFIG_OUTINIT_Low (0UL) /*!< Initial low output when in task mode. */
emilmont 80:8e73be2a2ac1 2791 #define GPIOTE_CONFIG_OUTINIT_High (1UL) /*!< Initial high output when in task mode. */
emilmont 80:8e73be2a2ac1 2792
emilmont 80:8e73be2a2ac1 2793 /* Bits 17..16 : Effects on output when in Task mode, or events on input that generates an event. */
emilmont 80:8e73be2a2ac1 2794 #define GPIOTE_CONFIG_POLARITY_Pos (16UL) /*!< Position of POLARITY field. */
emilmont 80:8e73be2a2ac1 2795 #define GPIOTE_CONFIG_POLARITY_Msk (0x3UL << GPIOTE_CONFIG_POLARITY_Pos) /*!< Bit mask of POLARITY field. */
Kojto 122:f9eeca106725 2796 #define GPIOTE_CONFIG_POLARITY_None (0x00UL) /*!< No task or event. */
emilmont 80:8e73be2a2ac1 2797 #define GPIOTE_CONFIG_POLARITY_LoToHi (0x01UL) /*!< Low to high. */
emilmont 80:8e73be2a2ac1 2798 #define GPIOTE_CONFIG_POLARITY_HiToLo (0x02UL) /*!< High to low. */
emilmont 80:8e73be2a2ac1 2799 #define GPIOTE_CONFIG_POLARITY_Toggle (0x03UL) /*!< Toggle. */
emilmont 80:8e73be2a2ac1 2800
emilmont 80:8e73be2a2ac1 2801 /* Bits 12..8 : Pin select. */
emilmont 80:8e73be2a2ac1 2802 #define GPIOTE_CONFIG_PSEL_Pos (8UL) /*!< Position of PSEL field. */
emilmont 80:8e73be2a2ac1 2803 #define GPIOTE_CONFIG_PSEL_Msk (0x1FUL << GPIOTE_CONFIG_PSEL_Pos) /*!< Bit mask of PSEL field. */
emilmont 80:8e73be2a2ac1 2804
emilmont 80:8e73be2a2ac1 2805 /* Bits 1..0 : Mode */
emilmont 80:8e73be2a2ac1 2806 #define GPIOTE_CONFIG_MODE_Pos (0UL) /*!< Position of MODE field. */
emilmont 80:8e73be2a2ac1 2807 #define GPIOTE_CONFIG_MODE_Msk (0x3UL << GPIOTE_CONFIG_MODE_Pos) /*!< Bit mask of MODE field. */
emilmont 80:8e73be2a2ac1 2808 #define GPIOTE_CONFIG_MODE_Disabled (0x00UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 2809 #define GPIOTE_CONFIG_MODE_Event (0x01UL) /*!< Channel configure in event mode. */
emilmont 80:8e73be2a2ac1 2810 #define GPIOTE_CONFIG_MODE_Task (0x03UL) /*!< Channel configure in task mode. */
emilmont 80:8e73be2a2ac1 2811
emilmont 80:8e73be2a2ac1 2812 /* Register: GPIOTE_POWER */
emilmont 80:8e73be2a2ac1 2813 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 2814
emilmont 80:8e73be2a2ac1 2815 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 2816 #define GPIOTE_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 2817 #define GPIOTE_POWER_POWER_Msk (0x1UL << GPIOTE_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 2818 #define GPIOTE_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 2819 #define GPIOTE_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 2820
emilmont 80:8e73be2a2ac1 2821
emilmont 80:8e73be2a2ac1 2822 /* Peripheral: LPCOMP */
Kojto 97:433970e64889 2823 /* Description: Low power comparator. */
emilmont 80:8e73be2a2ac1 2824
emilmont 80:8e73be2a2ac1 2825 /* Register: LPCOMP_SHORTS */
Kojto 97:433970e64889 2826 /* Description: Shortcuts for the LPCOMP. */
Kojto 97:433970e64889 2827
Kojto 97:433970e64889 2828 /* Bit 4 : Shortcut between CROSS event and STOP task. */
emilmont 80:8e73be2a2ac1 2829 #define LPCOMP_SHORTS_CROSS_STOP_Pos (4UL) /*!< Position of CROSS_STOP field. */
emilmont 80:8e73be2a2ac1 2830 #define LPCOMP_SHORTS_CROSS_STOP_Msk (0x1UL << LPCOMP_SHORTS_CROSS_STOP_Pos) /*!< Bit mask of CROSS_STOP field. */
emilmont 80:8e73be2a2ac1 2831 #define LPCOMP_SHORTS_CROSS_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 2832 #define LPCOMP_SHORTS_CROSS_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 2833
Kojto 97:433970e64889 2834 /* Bit 3 : Shortcut between UP event and STOP task. */
emilmont 80:8e73be2a2ac1 2835 #define LPCOMP_SHORTS_UP_STOP_Pos (3UL) /*!< Position of UP_STOP field. */
emilmont 80:8e73be2a2ac1 2836 #define LPCOMP_SHORTS_UP_STOP_Msk (0x1UL << LPCOMP_SHORTS_UP_STOP_Pos) /*!< Bit mask of UP_STOP field. */
emilmont 80:8e73be2a2ac1 2837 #define LPCOMP_SHORTS_UP_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 2838 #define LPCOMP_SHORTS_UP_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 2839
Kojto 97:433970e64889 2840 /* Bit 2 : Shortcut between DOWN event and STOP task. */
emilmont 80:8e73be2a2ac1 2841 #define LPCOMP_SHORTS_DOWN_STOP_Pos (2UL) /*!< Position of DOWN_STOP field. */
emilmont 80:8e73be2a2ac1 2842 #define LPCOMP_SHORTS_DOWN_STOP_Msk (0x1UL << LPCOMP_SHORTS_DOWN_STOP_Pos) /*!< Bit mask of DOWN_STOP field. */
emilmont 80:8e73be2a2ac1 2843 #define LPCOMP_SHORTS_DOWN_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 2844 #define LPCOMP_SHORTS_DOWN_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 2845
Kojto 97:433970e64889 2846 /* Bit 1 : Shortcut between RADY event and STOP task. */
emilmont 80:8e73be2a2ac1 2847 #define LPCOMP_SHORTS_READY_STOP_Pos (1UL) /*!< Position of READY_STOP field. */
emilmont 80:8e73be2a2ac1 2848 #define LPCOMP_SHORTS_READY_STOP_Msk (0x1UL << LPCOMP_SHORTS_READY_STOP_Pos) /*!< Bit mask of READY_STOP field. */
emilmont 80:8e73be2a2ac1 2849 #define LPCOMP_SHORTS_READY_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 2850 #define LPCOMP_SHORTS_READY_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 2851
Kojto 97:433970e64889 2852 /* Bit 0 : Shortcut between READY event and SAMPLE task. */
emilmont 80:8e73be2a2ac1 2853 #define LPCOMP_SHORTS_READY_SAMPLE_Pos (0UL) /*!< Position of READY_SAMPLE field. */
emilmont 80:8e73be2a2ac1 2854 #define LPCOMP_SHORTS_READY_SAMPLE_Msk (0x1UL << LPCOMP_SHORTS_READY_SAMPLE_Pos) /*!< Bit mask of READY_SAMPLE field. */
emilmont 80:8e73be2a2ac1 2855 #define LPCOMP_SHORTS_READY_SAMPLE_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 2856 #define LPCOMP_SHORTS_READY_SAMPLE_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 2857
emilmont 80:8e73be2a2ac1 2858 /* Register: LPCOMP_INTENSET */
emilmont 80:8e73be2a2ac1 2859 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 2860
emilmont 80:8e73be2a2ac1 2861 /* Bit 3 : Enable interrupt on CROSS event. */
emilmont 80:8e73be2a2ac1 2862 #define LPCOMP_INTENSET_CROSS_Pos (3UL) /*!< Position of CROSS field. */
emilmont 80:8e73be2a2ac1 2863 #define LPCOMP_INTENSET_CROSS_Msk (0x1UL << LPCOMP_INTENSET_CROSS_Pos) /*!< Bit mask of CROSS field. */
emilmont 80:8e73be2a2ac1 2864 #define LPCOMP_INTENSET_CROSS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2865 #define LPCOMP_INTENSET_CROSS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2866 #define LPCOMP_INTENSET_CROSS_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 2867
emilmont 80:8e73be2a2ac1 2868 /* Bit 2 : Enable interrupt on UP event. */
emilmont 80:8e73be2a2ac1 2869 #define LPCOMP_INTENSET_UP_Pos (2UL) /*!< Position of UP field. */
emilmont 80:8e73be2a2ac1 2870 #define LPCOMP_INTENSET_UP_Msk (0x1UL << LPCOMP_INTENSET_UP_Pos) /*!< Bit mask of UP field. */
emilmont 80:8e73be2a2ac1 2871 #define LPCOMP_INTENSET_UP_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2872 #define LPCOMP_INTENSET_UP_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2873 #define LPCOMP_INTENSET_UP_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 2874
emilmont 80:8e73be2a2ac1 2875 /* Bit 1 : Enable interrupt on DOWN event. */
emilmont 80:8e73be2a2ac1 2876 #define LPCOMP_INTENSET_DOWN_Pos (1UL) /*!< Position of DOWN field. */
emilmont 80:8e73be2a2ac1 2877 #define LPCOMP_INTENSET_DOWN_Msk (0x1UL << LPCOMP_INTENSET_DOWN_Pos) /*!< Bit mask of DOWN field. */
emilmont 80:8e73be2a2ac1 2878 #define LPCOMP_INTENSET_DOWN_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2879 #define LPCOMP_INTENSET_DOWN_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2880 #define LPCOMP_INTENSET_DOWN_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 2881
emilmont 80:8e73be2a2ac1 2882 /* Bit 0 : Enable interrupt on READY event. */
emilmont 80:8e73be2a2ac1 2883 #define LPCOMP_INTENSET_READY_Pos (0UL) /*!< Position of READY field. */
emilmont 80:8e73be2a2ac1 2884 #define LPCOMP_INTENSET_READY_Msk (0x1UL << LPCOMP_INTENSET_READY_Pos) /*!< Bit mask of READY field. */
emilmont 80:8e73be2a2ac1 2885 #define LPCOMP_INTENSET_READY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2886 #define LPCOMP_INTENSET_READY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2887 #define LPCOMP_INTENSET_READY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 2888
emilmont 80:8e73be2a2ac1 2889 /* Register: LPCOMP_INTENCLR */
emilmont 80:8e73be2a2ac1 2890 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 2891
emilmont 80:8e73be2a2ac1 2892 /* Bit 3 : Disable interrupt on CROSS event. */
emilmont 80:8e73be2a2ac1 2893 #define LPCOMP_INTENCLR_CROSS_Pos (3UL) /*!< Position of CROSS field. */
emilmont 80:8e73be2a2ac1 2894 #define LPCOMP_INTENCLR_CROSS_Msk (0x1UL << LPCOMP_INTENCLR_CROSS_Pos) /*!< Bit mask of CROSS field. */
emilmont 80:8e73be2a2ac1 2895 #define LPCOMP_INTENCLR_CROSS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2896 #define LPCOMP_INTENCLR_CROSS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2897 #define LPCOMP_INTENCLR_CROSS_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 2898
emilmont 80:8e73be2a2ac1 2899 /* Bit 2 : Disable interrupt on UP event. */
emilmont 80:8e73be2a2ac1 2900 #define LPCOMP_INTENCLR_UP_Pos (2UL) /*!< Position of UP field. */
emilmont 80:8e73be2a2ac1 2901 #define LPCOMP_INTENCLR_UP_Msk (0x1UL << LPCOMP_INTENCLR_UP_Pos) /*!< Bit mask of UP field. */
emilmont 80:8e73be2a2ac1 2902 #define LPCOMP_INTENCLR_UP_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2903 #define LPCOMP_INTENCLR_UP_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2904 #define LPCOMP_INTENCLR_UP_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 2905
emilmont 80:8e73be2a2ac1 2906 /* Bit 1 : Disable interrupt on DOWN event. */
emilmont 80:8e73be2a2ac1 2907 #define LPCOMP_INTENCLR_DOWN_Pos (1UL) /*!< Position of DOWN field. */
emilmont 80:8e73be2a2ac1 2908 #define LPCOMP_INTENCLR_DOWN_Msk (0x1UL << LPCOMP_INTENCLR_DOWN_Pos) /*!< Bit mask of DOWN field. */
emilmont 80:8e73be2a2ac1 2909 #define LPCOMP_INTENCLR_DOWN_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2910 #define LPCOMP_INTENCLR_DOWN_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2911 #define LPCOMP_INTENCLR_DOWN_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 2912
emilmont 80:8e73be2a2ac1 2913 /* Bit 0 : Disable interrupt on READY event. */
emilmont 80:8e73be2a2ac1 2914 #define LPCOMP_INTENCLR_READY_Pos (0UL) /*!< Position of READY field. */
emilmont 80:8e73be2a2ac1 2915 #define LPCOMP_INTENCLR_READY_Msk (0x1UL << LPCOMP_INTENCLR_READY_Pos) /*!< Bit mask of READY field. */
emilmont 80:8e73be2a2ac1 2916 #define LPCOMP_INTENCLR_READY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 2917 #define LPCOMP_INTENCLR_READY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 2918 #define LPCOMP_INTENCLR_READY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 2919
emilmont 80:8e73be2a2ac1 2920 /* Register: LPCOMP_RESULT */
emilmont 80:8e73be2a2ac1 2921 /* Description: Result of last compare. */
emilmont 80:8e73be2a2ac1 2922
emilmont 80:8e73be2a2ac1 2923 /* Bit 0 : Result of last compare. Decision point SAMPLE task. */
emilmont 80:8e73be2a2ac1 2924 #define LPCOMP_RESULT_RESULT_Pos (0UL) /*!< Position of RESULT field. */
emilmont 80:8e73be2a2ac1 2925 #define LPCOMP_RESULT_RESULT_Msk (0x1UL << LPCOMP_RESULT_RESULT_Pos) /*!< Bit mask of RESULT field. */
emilmont 80:8e73be2a2ac1 2926 #define LPCOMP_RESULT_RESULT_Bellow (0UL) /*!< Input voltage is bellow the reference threshold. */
emilmont 80:8e73be2a2ac1 2927 #define LPCOMP_RESULT_RESULT_Above (1UL) /*!< Input voltage is above the reference threshold. */
emilmont 80:8e73be2a2ac1 2928
emilmont 80:8e73be2a2ac1 2929 /* Register: LPCOMP_ENABLE */
emilmont 80:8e73be2a2ac1 2930 /* Description: Enable the LPCOMP. */
emilmont 80:8e73be2a2ac1 2931
emilmont 80:8e73be2a2ac1 2932 /* Bits 1..0 : Enable or disable LPCOMP. */
emilmont 80:8e73be2a2ac1 2933 #define LPCOMP_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 2934 #define LPCOMP_ENABLE_ENABLE_Msk (0x3UL << LPCOMP_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 2935 #define LPCOMP_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled LPCOMP. */
emilmont 80:8e73be2a2ac1 2936 #define LPCOMP_ENABLE_ENABLE_Enabled (0x01UL) /*!< Enable LPCOMP. */
emilmont 80:8e73be2a2ac1 2937
emilmont 80:8e73be2a2ac1 2938 /* Register: LPCOMP_PSEL */
emilmont 80:8e73be2a2ac1 2939 /* Description: Input pin select. */
emilmont 80:8e73be2a2ac1 2940
emilmont 80:8e73be2a2ac1 2941 /* Bits 2..0 : Analog input pin select. */
emilmont 80:8e73be2a2ac1 2942 #define LPCOMP_PSEL_PSEL_Pos (0UL) /*!< Position of PSEL field. */
emilmont 80:8e73be2a2ac1 2943 #define LPCOMP_PSEL_PSEL_Msk (0x7UL << LPCOMP_PSEL_PSEL_Pos) /*!< Bit mask of PSEL field. */
emilmont 80:8e73be2a2ac1 2944 #define LPCOMP_PSEL_PSEL_AnalogInput0 (0UL) /*!< Use analog input 0 as analog input. */
emilmont 80:8e73be2a2ac1 2945 #define LPCOMP_PSEL_PSEL_AnalogInput1 (1UL) /*!< Use analog input 1 as analog input. */
emilmont 80:8e73be2a2ac1 2946 #define LPCOMP_PSEL_PSEL_AnalogInput2 (2UL) /*!< Use analog input 2 as analog input. */
emilmont 80:8e73be2a2ac1 2947 #define LPCOMP_PSEL_PSEL_AnalogInput3 (3UL) /*!< Use analog input 3 as analog input. */
emilmont 80:8e73be2a2ac1 2948 #define LPCOMP_PSEL_PSEL_AnalogInput4 (4UL) /*!< Use analog input 4 as analog input. */
emilmont 80:8e73be2a2ac1 2949 #define LPCOMP_PSEL_PSEL_AnalogInput5 (5UL) /*!< Use analog input 5 as analog input. */
emilmont 80:8e73be2a2ac1 2950 #define LPCOMP_PSEL_PSEL_AnalogInput6 (6UL) /*!< Use analog input 6 as analog input. */
emilmont 80:8e73be2a2ac1 2951 #define LPCOMP_PSEL_PSEL_AnalogInput7 (7UL) /*!< Use analog input 7 as analog input. */
emilmont 80:8e73be2a2ac1 2952
emilmont 80:8e73be2a2ac1 2953 /* Register: LPCOMP_REFSEL */
emilmont 80:8e73be2a2ac1 2954 /* Description: Reference select. */
emilmont 80:8e73be2a2ac1 2955
emilmont 80:8e73be2a2ac1 2956 /* Bits 2..0 : Reference select. */
emilmont 80:8e73be2a2ac1 2957 #define LPCOMP_REFSEL_REFSEL_Pos (0UL) /*!< Position of REFSEL field. */
emilmont 80:8e73be2a2ac1 2958 #define LPCOMP_REFSEL_REFSEL_Msk (0x7UL << LPCOMP_REFSEL_REFSEL_Pos) /*!< Bit mask of REFSEL field. */
Kojto 97:433970e64889 2959 #define LPCOMP_REFSEL_REFSEL_SupplyOneEighthPrescaling (0UL) /*!< Use supply with a 1/8 prescaler as reference. */
Kojto 97:433970e64889 2960 #define LPCOMP_REFSEL_REFSEL_SupplyTwoEighthsPrescaling (1UL) /*!< Use supply with a 2/8 prescaler as reference. */
Kojto 97:433970e64889 2961 #define LPCOMP_REFSEL_REFSEL_SupplyThreeEighthsPrescaling (2UL) /*!< Use supply with a 3/8 prescaler as reference. */
Kojto 97:433970e64889 2962 #define LPCOMP_REFSEL_REFSEL_SupplyFourEighthsPrescaling (3UL) /*!< Use supply with a 4/8 prescaler as reference. */
Kojto 97:433970e64889 2963 #define LPCOMP_REFSEL_REFSEL_SupplyFiveEighthsPrescaling (4UL) /*!< Use supply with a 5/8 prescaler as reference. */
Kojto 97:433970e64889 2964 #define LPCOMP_REFSEL_REFSEL_SupplySixEighthsPrescaling (5UL) /*!< Use supply with a 6/8 prescaler as reference. */
Kojto 97:433970e64889 2965 #define LPCOMP_REFSEL_REFSEL_SupplySevenEighthsPrescaling (6UL) /*!< Use supply with a 7/8 prescaler as reference. */
emilmont 80:8e73be2a2ac1 2966 #define LPCOMP_REFSEL_REFSEL_ARef (7UL) /*!< Use external analog reference as reference. */
emilmont 80:8e73be2a2ac1 2967
emilmont 80:8e73be2a2ac1 2968 /* Register: LPCOMP_EXTREFSEL */
emilmont 80:8e73be2a2ac1 2969 /* Description: External reference select. */
emilmont 80:8e73be2a2ac1 2970
emilmont 80:8e73be2a2ac1 2971 /* Bit 0 : External analog reference pin selection. */
emilmont 80:8e73be2a2ac1 2972 #define LPCOMP_EXTREFSEL_EXTREFSEL_Pos (0UL) /*!< Position of EXTREFSEL field. */
emilmont 80:8e73be2a2ac1 2973 #define LPCOMP_EXTREFSEL_EXTREFSEL_Msk (0x1UL << LPCOMP_EXTREFSEL_EXTREFSEL_Pos) /*!< Bit mask of EXTREFSEL field. */
emilmont 80:8e73be2a2ac1 2974 #define LPCOMP_EXTREFSEL_EXTREFSEL_AnalogReference0 (0UL) /*!< Use analog reference 0 as reference. */
emilmont 80:8e73be2a2ac1 2975 #define LPCOMP_EXTREFSEL_EXTREFSEL_AnalogReference1 (1UL) /*!< Use analog reference 1 as reference. */
emilmont 80:8e73be2a2ac1 2976
emilmont 80:8e73be2a2ac1 2977 /* Register: LPCOMP_ANADETECT */
emilmont 80:8e73be2a2ac1 2978 /* Description: Analog detect configuration. */
emilmont 80:8e73be2a2ac1 2979
emilmont 80:8e73be2a2ac1 2980 /* Bits 1..0 : Analog detect configuration. */
emilmont 80:8e73be2a2ac1 2981 #define LPCOMP_ANADETECT_ANADETECT_Pos (0UL) /*!< Position of ANADETECT field. */
emilmont 80:8e73be2a2ac1 2982 #define LPCOMP_ANADETECT_ANADETECT_Msk (0x3UL << LPCOMP_ANADETECT_ANADETECT_Pos) /*!< Bit mask of ANADETECT field. */
emilmont 80:8e73be2a2ac1 2983 #define LPCOMP_ANADETECT_ANADETECT_Cross (0UL) /*!< Generate ANADETEC on crossing, both upwards and downwards crossing. */
emilmont 80:8e73be2a2ac1 2984 #define LPCOMP_ANADETECT_ANADETECT_Up (1UL) /*!< Generate ANADETEC on upwards crossing only. */
emilmont 80:8e73be2a2ac1 2985 #define LPCOMP_ANADETECT_ANADETECT_Down (2UL) /*!< Generate ANADETEC on downwards crossing only. */
emilmont 80:8e73be2a2ac1 2986
emilmont 80:8e73be2a2ac1 2987 /* Register: LPCOMP_POWER */
emilmont 80:8e73be2a2ac1 2988 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 2989
emilmont 80:8e73be2a2ac1 2990 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 2991 #define LPCOMP_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 2992 #define LPCOMP_POWER_POWER_Msk (0x1UL << LPCOMP_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 2993 #define LPCOMP_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 2994 #define LPCOMP_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 2995
emilmont 80:8e73be2a2ac1 2996
emilmont 80:8e73be2a2ac1 2997 /* Peripheral: MPU */
emilmont 80:8e73be2a2ac1 2998 /* Description: Memory Protection Unit. */
emilmont 80:8e73be2a2ac1 2999
emilmont 80:8e73be2a2ac1 3000 /* Register: MPU_PERR0 */
emilmont 80:8e73be2a2ac1 3001 /* Description: Configuration of peripherals in mpu regions. */
emilmont 80:8e73be2a2ac1 3002
emilmont 80:8e73be2a2ac1 3003 /* Bit 31 : PPI region configuration. */
emilmont 80:8e73be2a2ac1 3004 #define MPU_PERR0_PPI_Pos (31UL) /*!< Position of PPI field. */
emilmont 80:8e73be2a2ac1 3005 #define MPU_PERR0_PPI_Msk (0x1UL << MPU_PERR0_PPI_Pos) /*!< Bit mask of PPI field. */
emilmont 80:8e73be2a2ac1 3006 #define MPU_PERR0_PPI_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3007 #define MPU_PERR0_PPI_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3008
emilmont 80:8e73be2a2ac1 3009 /* Bit 30 : NVMC region configuration. */
emilmont 80:8e73be2a2ac1 3010 #define MPU_PERR0_NVMC_Pos (30UL) /*!< Position of NVMC field. */
emilmont 80:8e73be2a2ac1 3011 #define MPU_PERR0_NVMC_Msk (0x1UL << MPU_PERR0_NVMC_Pos) /*!< Bit mask of NVMC field. */
emilmont 80:8e73be2a2ac1 3012 #define MPU_PERR0_NVMC_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3013 #define MPU_PERR0_NVMC_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3014
Kojto 97:433970e64889 3015 /* Bit 19 : LPCOMP region configuration. */
Kojto 97:433970e64889 3016 #define MPU_PERR0_LPCOMP_Pos (19UL) /*!< Position of LPCOMP field. */
Kojto 97:433970e64889 3017 #define MPU_PERR0_LPCOMP_Msk (0x1UL << MPU_PERR0_LPCOMP_Pos) /*!< Bit mask of LPCOMP field. */
Kojto 97:433970e64889 3018 #define MPU_PERR0_LPCOMP_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
Kojto 97:433970e64889 3019 #define MPU_PERR0_LPCOMP_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3020
emilmont 80:8e73be2a2ac1 3021 /* Bit 18 : QDEC region configuration. */
emilmont 80:8e73be2a2ac1 3022 #define MPU_PERR0_QDEC_Pos (18UL) /*!< Position of QDEC field. */
emilmont 80:8e73be2a2ac1 3023 #define MPU_PERR0_QDEC_Msk (0x1UL << MPU_PERR0_QDEC_Pos) /*!< Bit mask of QDEC field. */
emilmont 80:8e73be2a2ac1 3024 #define MPU_PERR0_QDEC_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3025 #define MPU_PERR0_QDEC_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3026
emilmont 80:8e73be2a2ac1 3027 /* Bit 17 : RTC1 region configuration. */
emilmont 80:8e73be2a2ac1 3028 #define MPU_PERR0_RTC1_Pos (17UL) /*!< Position of RTC1 field. */
emilmont 80:8e73be2a2ac1 3029 #define MPU_PERR0_RTC1_Msk (0x1UL << MPU_PERR0_RTC1_Pos) /*!< Bit mask of RTC1 field. */
emilmont 80:8e73be2a2ac1 3030 #define MPU_PERR0_RTC1_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3031 #define MPU_PERR0_RTC1_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3032
emilmont 80:8e73be2a2ac1 3033 /* Bit 16 : WDT region configuration. */
emilmont 80:8e73be2a2ac1 3034 #define MPU_PERR0_WDT_Pos (16UL) /*!< Position of WDT field. */
emilmont 80:8e73be2a2ac1 3035 #define MPU_PERR0_WDT_Msk (0x1UL << MPU_PERR0_WDT_Pos) /*!< Bit mask of WDT field. */
emilmont 80:8e73be2a2ac1 3036 #define MPU_PERR0_WDT_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3037 #define MPU_PERR0_WDT_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3038
emilmont 80:8e73be2a2ac1 3039 /* Bit 15 : CCM and AAR region configuration. */
emilmont 80:8e73be2a2ac1 3040 #define MPU_PERR0_CCM_AAR_Pos (15UL) /*!< Position of CCM_AAR field. */
emilmont 80:8e73be2a2ac1 3041 #define MPU_PERR0_CCM_AAR_Msk (0x1UL << MPU_PERR0_CCM_AAR_Pos) /*!< Bit mask of CCM_AAR field. */
emilmont 80:8e73be2a2ac1 3042 #define MPU_PERR0_CCM_AAR_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3043 #define MPU_PERR0_CCM_AAR_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3044
emilmont 80:8e73be2a2ac1 3045 /* Bit 14 : ECB region configuration. */
emilmont 80:8e73be2a2ac1 3046 #define MPU_PERR0_ECB_Pos (14UL) /*!< Position of ECB field. */
emilmont 80:8e73be2a2ac1 3047 #define MPU_PERR0_ECB_Msk (0x1UL << MPU_PERR0_ECB_Pos) /*!< Bit mask of ECB field. */
emilmont 80:8e73be2a2ac1 3048 #define MPU_PERR0_ECB_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3049 #define MPU_PERR0_ECB_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3050
emilmont 80:8e73be2a2ac1 3051 /* Bit 13 : RNG region configuration. */
emilmont 80:8e73be2a2ac1 3052 #define MPU_PERR0_RNG_Pos (13UL) /*!< Position of RNG field. */
emilmont 80:8e73be2a2ac1 3053 #define MPU_PERR0_RNG_Msk (0x1UL << MPU_PERR0_RNG_Pos) /*!< Bit mask of RNG field. */
emilmont 80:8e73be2a2ac1 3054 #define MPU_PERR0_RNG_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3055 #define MPU_PERR0_RNG_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3056
emilmont 80:8e73be2a2ac1 3057 /* Bit 12 : TEMP region configuration. */
emilmont 80:8e73be2a2ac1 3058 #define MPU_PERR0_TEMP_Pos (12UL) /*!< Position of TEMP field. */
emilmont 80:8e73be2a2ac1 3059 #define MPU_PERR0_TEMP_Msk (0x1UL << MPU_PERR0_TEMP_Pos) /*!< Bit mask of TEMP field. */
emilmont 80:8e73be2a2ac1 3060 #define MPU_PERR0_TEMP_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3061 #define MPU_PERR0_TEMP_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3062
emilmont 80:8e73be2a2ac1 3063 /* Bit 11 : RTC0 region configuration. */
emilmont 80:8e73be2a2ac1 3064 #define MPU_PERR0_RTC0_Pos (11UL) /*!< Position of RTC0 field. */
emilmont 80:8e73be2a2ac1 3065 #define MPU_PERR0_RTC0_Msk (0x1UL << MPU_PERR0_RTC0_Pos) /*!< Bit mask of RTC0 field. */
emilmont 80:8e73be2a2ac1 3066 #define MPU_PERR0_RTC0_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3067 #define MPU_PERR0_RTC0_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3068
emilmont 80:8e73be2a2ac1 3069 /* Bit 10 : TIMER2 region configuration. */
emilmont 80:8e73be2a2ac1 3070 #define MPU_PERR0_TIMER2_Pos (10UL) /*!< Position of TIMER2 field. */
emilmont 80:8e73be2a2ac1 3071 #define MPU_PERR0_TIMER2_Msk (0x1UL << MPU_PERR0_TIMER2_Pos) /*!< Bit mask of TIMER2 field. */
emilmont 80:8e73be2a2ac1 3072 #define MPU_PERR0_TIMER2_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3073 #define MPU_PERR0_TIMER2_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3074
emilmont 80:8e73be2a2ac1 3075 /* Bit 9 : TIMER1 region configuration. */
emilmont 80:8e73be2a2ac1 3076 #define MPU_PERR0_TIMER1_Pos (9UL) /*!< Position of TIMER1 field. */
emilmont 80:8e73be2a2ac1 3077 #define MPU_PERR0_TIMER1_Msk (0x1UL << MPU_PERR0_TIMER1_Pos) /*!< Bit mask of TIMER1 field. */
emilmont 80:8e73be2a2ac1 3078 #define MPU_PERR0_TIMER1_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3079 #define MPU_PERR0_TIMER1_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3080
emilmont 80:8e73be2a2ac1 3081 /* Bit 8 : TIMER0 region configuration. */
emilmont 80:8e73be2a2ac1 3082 #define MPU_PERR0_TIMER0_Pos (8UL) /*!< Position of TIMER0 field. */
emilmont 80:8e73be2a2ac1 3083 #define MPU_PERR0_TIMER0_Msk (0x1UL << MPU_PERR0_TIMER0_Pos) /*!< Bit mask of TIMER0 field. */
emilmont 80:8e73be2a2ac1 3084 #define MPU_PERR0_TIMER0_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3085 #define MPU_PERR0_TIMER0_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3086
emilmont 80:8e73be2a2ac1 3087 /* Bit 7 : ADC region configuration. */
emilmont 80:8e73be2a2ac1 3088 #define MPU_PERR0_ADC_Pos (7UL) /*!< Position of ADC field. */
emilmont 80:8e73be2a2ac1 3089 #define MPU_PERR0_ADC_Msk (0x1UL << MPU_PERR0_ADC_Pos) /*!< Bit mask of ADC field. */
emilmont 80:8e73be2a2ac1 3090 #define MPU_PERR0_ADC_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3091 #define MPU_PERR0_ADC_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3092
emilmont 80:8e73be2a2ac1 3093 /* Bit 6 : GPIOTE region configuration. */
emilmont 80:8e73be2a2ac1 3094 #define MPU_PERR0_GPIOTE_Pos (6UL) /*!< Position of GPIOTE field. */
emilmont 80:8e73be2a2ac1 3095 #define MPU_PERR0_GPIOTE_Msk (0x1UL << MPU_PERR0_GPIOTE_Pos) /*!< Bit mask of GPIOTE field. */
emilmont 80:8e73be2a2ac1 3096 #define MPU_PERR0_GPIOTE_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3097 #define MPU_PERR0_GPIOTE_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3098
emilmont 80:8e73be2a2ac1 3099 /* Bit 4 : SPI1 and TWI1 region configuration. */
emilmont 80:8e73be2a2ac1 3100 #define MPU_PERR0_SPI1_TWI1_Pos (4UL) /*!< Position of SPI1_TWI1 field. */
emilmont 80:8e73be2a2ac1 3101 #define MPU_PERR0_SPI1_TWI1_Msk (0x1UL << MPU_PERR0_SPI1_TWI1_Pos) /*!< Bit mask of SPI1_TWI1 field. */
emilmont 80:8e73be2a2ac1 3102 #define MPU_PERR0_SPI1_TWI1_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3103 #define MPU_PERR0_SPI1_TWI1_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3104
emilmont 80:8e73be2a2ac1 3105 /* Bit 3 : SPI0 and TWI0 region configuration. */
emilmont 80:8e73be2a2ac1 3106 #define MPU_PERR0_SPI0_TWI0_Pos (3UL) /*!< Position of SPI0_TWI0 field. */
emilmont 80:8e73be2a2ac1 3107 #define MPU_PERR0_SPI0_TWI0_Msk (0x1UL << MPU_PERR0_SPI0_TWI0_Pos) /*!< Bit mask of SPI0_TWI0 field. */
emilmont 80:8e73be2a2ac1 3108 #define MPU_PERR0_SPI0_TWI0_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3109 #define MPU_PERR0_SPI0_TWI0_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3110
emilmont 80:8e73be2a2ac1 3111 /* Bit 2 : UART0 region configuration. */
emilmont 80:8e73be2a2ac1 3112 #define MPU_PERR0_UART0_Pos (2UL) /*!< Position of UART0 field. */
emilmont 80:8e73be2a2ac1 3113 #define MPU_PERR0_UART0_Msk (0x1UL << MPU_PERR0_UART0_Pos) /*!< Bit mask of UART0 field. */
emilmont 80:8e73be2a2ac1 3114 #define MPU_PERR0_UART0_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3115 #define MPU_PERR0_UART0_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3116
emilmont 80:8e73be2a2ac1 3117 /* Bit 1 : RADIO region configuration. */
emilmont 80:8e73be2a2ac1 3118 #define MPU_PERR0_RADIO_Pos (1UL) /*!< Position of RADIO field. */
emilmont 80:8e73be2a2ac1 3119 #define MPU_PERR0_RADIO_Msk (0x1UL << MPU_PERR0_RADIO_Pos) /*!< Bit mask of RADIO field. */
emilmont 80:8e73be2a2ac1 3120 #define MPU_PERR0_RADIO_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3121 #define MPU_PERR0_RADIO_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3122
emilmont 80:8e73be2a2ac1 3123 /* Bit 0 : POWER_CLOCK region configuration. */
emilmont 80:8e73be2a2ac1 3124 #define MPU_PERR0_POWER_CLOCK_Pos (0UL) /*!< Position of POWER_CLOCK field. */
emilmont 80:8e73be2a2ac1 3125 #define MPU_PERR0_POWER_CLOCK_Msk (0x1UL << MPU_PERR0_POWER_CLOCK_Pos) /*!< Bit mask of POWER_CLOCK field. */
emilmont 80:8e73be2a2ac1 3126 #define MPU_PERR0_POWER_CLOCK_InRegion1 (0UL) /*!< Peripheral configured in region 1. */
emilmont 80:8e73be2a2ac1 3127 #define MPU_PERR0_POWER_CLOCK_InRegion0 (1UL) /*!< Peripheral configured in region 0. */
emilmont 80:8e73be2a2ac1 3128
emilmont 80:8e73be2a2ac1 3129 /* Register: MPU_PROTENSET0 */
Kojto 97:433970e64889 3130 /* Description: Erase and write protection bit enable set register. */
emilmont 80:8e73be2a2ac1 3131
emilmont 80:8e73be2a2ac1 3132 /* Bit 31 : Protection enable for region 31. */
emilmont 80:8e73be2a2ac1 3133 #define MPU_PROTENSET0_PROTREG31_Pos (31UL) /*!< Position of PROTREG31 field. */
emilmont 80:8e73be2a2ac1 3134 #define MPU_PROTENSET0_PROTREG31_Msk (0x1UL << MPU_PROTENSET0_PROTREG31_Pos) /*!< Bit mask of PROTREG31 field. */
emilmont 80:8e73be2a2ac1 3135 #define MPU_PROTENSET0_PROTREG31_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3136 #define MPU_PROTENSET0_PROTREG31_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3137 #define MPU_PROTENSET0_PROTREG31_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3138
emilmont 80:8e73be2a2ac1 3139 /* Bit 30 : Protection enable for region 30. */
emilmont 80:8e73be2a2ac1 3140 #define MPU_PROTENSET0_PROTREG30_Pos (30UL) /*!< Position of PROTREG30 field. */
emilmont 80:8e73be2a2ac1 3141 #define MPU_PROTENSET0_PROTREG30_Msk (0x1UL << MPU_PROTENSET0_PROTREG30_Pos) /*!< Bit mask of PROTREG30 field. */
emilmont 80:8e73be2a2ac1 3142 #define MPU_PROTENSET0_PROTREG30_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3143 #define MPU_PROTENSET0_PROTREG30_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3144 #define MPU_PROTENSET0_PROTREG30_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3145
emilmont 80:8e73be2a2ac1 3146 /* Bit 29 : Protection enable for region 29. */
emilmont 80:8e73be2a2ac1 3147 #define MPU_PROTENSET0_PROTREG29_Pos (29UL) /*!< Position of PROTREG29 field. */
emilmont 80:8e73be2a2ac1 3148 #define MPU_PROTENSET0_PROTREG29_Msk (0x1UL << MPU_PROTENSET0_PROTREG29_Pos) /*!< Bit mask of PROTREG29 field. */
emilmont 80:8e73be2a2ac1 3149 #define MPU_PROTENSET0_PROTREG29_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3150 #define MPU_PROTENSET0_PROTREG29_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3151 #define MPU_PROTENSET0_PROTREG29_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3152
emilmont 80:8e73be2a2ac1 3153 /* Bit 28 : Protection enable for region 28. */
emilmont 80:8e73be2a2ac1 3154 #define MPU_PROTENSET0_PROTREG28_Pos (28UL) /*!< Position of PROTREG28 field. */
emilmont 80:8e73be2a2ac1 3155 #define MPU_PROTENSET0_PROTREG28_Msk (0x1UL << MPU_PROTENSET0_PROTREG28_Pos) /*!< Bit mask of PROTREG28 field. */
emilmont 80:8e73be2a2ac1 3156 #define MPU_PROTENSET0_PROTREG28_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3157 #define MPU_PROTENSET0_PROTREG28_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3158 #define MPU_PROTENSET0_PROTREG28_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3159
emilmont 80:8e73be2a2ac1 3160 /* Bit 27 : Protection enable for region 27. */
emilmont 80:8e73be2a2ac1 3161 #define MPU_PROTENSET0_PROTREG27_Pos (27UL) /*!< Position of PROTREG27 field. */
emilmont 80:8e73be2a2ac1 3162 #define MPU_PROTENSET0_PROTREG27_Msk (0x1UL << MPU_PROTENSET0_PROTREG27_Pos) /*!< Bit mask of PROTREG27 field. */
emilmont 80:8e73be2a2ac1 3163 #define MPU_PROTENSET0_PROTREG27_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3164 #define MPU_PROTENSET0_PROTREG27_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3165 #define MPU_PROTENSET0_PROTREG27_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3166
emilmont 80:8e73be2a2ac1 3167 /* Bit 26 : Protection enable for region 26. */
emilmont 80:8e73be2a2ac1 3168 #define MPU_PROTENSET0_PROTREG26_Pos (26UL) /*!< Position of PROTREG26 field. */
emilmont 80:8e73be2a2ac1 3169 #define MPU_PROTENSET0_PROTREG26_Msk (0x1UL << MPU_PROTENSET0_PROTREG26_Pos) /*!< Bit mask of PROTREG26 field. */
emilmont 80:8e73be2a2ac1 3170 #define MPU_PROTENSET0_PROTREG26_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3171 #define MPU_PROTENSET0_PROTREG26_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3172 #define MPU_PROTENSET0_PROTREG26_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3173
emilmont 80:8e73be2a2ac1 3174 /* Bit 25 : Protection enable for region 25. */
emilmont 80:8e73be2a2ac1 3175 #define MPU_PROTENSET0_PROTREG25_Pos (25UL) /*!< Position of PROTREG25 field. */
emilmont 80:8e73be2a2ac1 3176 #define MPU_PROTENSET0_PROTREG25_Msk (0x1UL << MPU_PROTENSET0_PROTREG25_Pos) /*!< Bit mask of PROTREG25 field. */
emilmont 80:8e73be2a2ac1 3177 #define MPU_PROTENSET0_PROTREG25_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3178 #define MPU_PROTENSET0_PROTREG25_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3179 #define MPU_PROTENSET0_PROTREG25_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3180
emilmont 80:8e73be2a2ac1 3181 /* Bit 24 : Protection enable for region 24. */
emilmont 80:8e73be2a2ac1 3182 #define MPU_PROTENSET0_PROTREG24_Pos (24UL) /*!< Position of PROTREG24 field. */
emilmont 80:8e73be2a2ac1 3183 #define MPU_PROTENSET0_PROTREG24_Msk (0x1UL << MPU_PROTENSET0_PROTREG24_Pos) /*!< Bit mask of PROTREG24 field. */
emilmont 80:8e73be2a2ac1 3184 #define MPU_PROTENSET0_PROTREG24_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3185 #define MPU_PROTENSET0_PROTREG24_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3186 #define MPU_PROTENSET0_PROTREG24_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3187
emilmont 80:8e73be2a2ac1 3188 /* Bit 23 : Protection enable for region 23. */
emilmont 80:8e73be2a2ac1 3189 #define MPU_PROTENSET0_PROTREG23_Pos (23UL) /*!< Position of PROTREG23 field. */
emilmont 80:8e73be2a2ac1 3190 #define MPU_PROTENSET0_PROTREG23_Msk (0x1UL << MPU_PROTENSET0_PROTREG23_Pos) /*!< Bit mask of PROTREG23 field. */
emilmont 80:8e73be2a2ac1 3191 #define MPU_PROTENSET0_PROTREG23_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3192 #define MPU_PROTENSET0_PROTREG23_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3193 #define MPU_PROTENSET0_PROTREG23_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3194
emilmont 80:8e73be2a2ac1 3195 /* Bit 22 : Protection enable for region 22. */
emilmont 80:8e73be2a2ac1 3196 #define MPU_PROTENSET0_PROTREG22_Pos (22UL) /*!< Position of PROTREG22 field. */
emilmont 80:8e73be2a2ac1 3197 #define MPU_PROTENSET0_PROTREG22_Msk (0x1UL << MPU_PROTENSET0_PROTREG22_Pos) /*!< Bit mask of PROTREG22 field. */
emilmont 80:8e73be2a2ac1 3198 #define MPU_PROTENSET0_PROTREG22_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3199 #define MPU_PROTENSET0_PROTREG22_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3200 #define MPU_PROTENSET0_PROTREG22_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3201
emilmont 80:8e73be2a2ac1 3202 /* Bit 21 : Protection enable for region 21. */
emilmont 80:8e73be2a2ac1 3203 #define MPU_PROTENSET0_PROTREG21_Pos (21UL) /*!< Position of PROTREG21 field. */
emilmont 80:8e73be2a2ac1 3204 #define MPU_PROTENSET0_PROTREG21_Msk (0x1UL << MPU_PROTENSET0_PROTREG21_Pos) /*!< Bit mask of PROTREG21 field. */
emilmont 80:8e73be2a2ac1 3205 #define MPU_PROTENSET0_PROTREG21_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3206 #define MPU_PROTENSET0_PROTREG21_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3207 #define MPU_PROTENSET0_PROTREG21_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3208
emilmont 80:8e73be2a2ac1 3209 /* Bit 20 : Protection enable for region 20. */
emilmont 80:8e73be2a2ac1 3210 #define MPU_PROTENSET0_PROTREG20_Pos (20UL) /*!< Position of PROTREG20 field. */
emilmont 80:8e73be2a2ac1 3211 #define MPU_PROTENSET0_PROTREG20_Msk (0x1UL << MPU_PROTENSET0_PROTREG20_Pos) /*!< Bit mask of PROTREG20 field. */
emilmont 80:8e73be2a2ac1 3212 #define MPU_PROTENSET0_PROTREG20_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3213 #define MPU_PROTENSET0_PROTREG20_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3214 #define MPU_PROTENSET0_PROTREG20_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3215
emilmont 80:8e73be2a2ac1 3216 /* Bit 19 : Protection enable for region 19. */
emilmont 80:8e73be2a2ac1 3217 #define MPU_PROTENSET0_PROTREG19_Pos (19UL) /*!< Position of PROTREG19 field. */
emilmont 80:8e73be2a2ac1 3218 #define MPU_PROTENSET0_PROTREG19_Msk (0x1UL << MPU_PROTENSET0_PROTREG19_Pos) /*!< Bit mask of PROTREG19 field. */
emilmont 80:8e73be2a2ac1 3219 #define MPU_PROTENSET0_PROTREG19_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3220 #define MPU_PROTENSET0_PROTREG19_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3221 #define MPU_PROTENSET0_PROTREG19_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3222
emilmont 80:8e73be2a2ac1 3223 /* Bit 18 : Protection enable for region 18. */
emilmont 80:8e73be2a2ac1 3224 #define MPU_PROTENSET0_PROTREG18_Pos (18UL) /*!< Position of PROTREG18 field. */
emilmont 80:8e73be2a2ac1 3225 #define MPU_PROTENSET0_PROTREG18_Msk (0x1UL << MPU_PROTENSET0_PROTREG18_Pos) /*!< Bit mask of PROTREG18 field. */
emilmont 80:8e73be2a2ac1 3226 #define MPU_PROTENSET0_PROTREG18_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3227 #define MPU_PROTENSET0_PROTREG18_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3228 #define MPU_PROTENSET0_PROTREG18_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3229
emilmont 80:8e73be2a2ac1 3230 /* Bit 17 : Protection enable for region 17. */
emilmont 80:8e73be2a2ac1 3231 #define MPU_PROTENSET0_PROTREG17_Pos (17UL) /*!< Position of PROTREG17 field. */
emilmont 80:8e73be2a2ac1 3232 #define MPU_PROTENSET0_PROTREG17_Msk (0x1UL << MPU_PROTENSET0_PROTREG17_Pos) /*!< Bit mask of PROTREG17 field. */
emilmont 80:8e73be2a2ac1 3233 #define MPU_PROTENSET0_PROTREG17_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3234 #define MPU_PROTENSET0_PROTREG17_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3235 #define MPU_PROTENSET0_PROTREG17_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3236
emilmont 80:8e73be2a2ac1 3237 /* Bit 16 : Protection enable for region 16. */
emilmont 80:8e73be2a2ac1 3238 #define MPU_PROTENSET0_PROTREG16_Pos (16UL) /*!< Position of PROTREG16 field. */
emilmont 80:8e73be2a2ac1 3239 #define MPU_PROTENSET0_PROTREG16_Msk (0x1UL << MPU_PROTENSET0_PROTREG16_Pos) /*!< Bit mask of PROTREG16 field. */
emilmont 80:8e73be2a2ac1 3240 #define MPU_PROTENSET0_PROTREG16_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3241 #define MPU_PROTENSET0_PROTREG16_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3242 #define MPU_PROTENSET0_PROTREG16_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3243
emilmont 80:8e73be2a2ac1 3244 /* Bit 15 : Protection enable for region 15. */
emilmont 80:8e73be2a2ac1 3245 #define MPU_PROTENSET0_PROTREG15_Pos (15UL) /*!< Position of PROTREG15 field. */
emilmont 80:8e73be2a2ac1 3246 #define MPU_PROTENSET0_PROTREG15_Msk (0x1UL << MPU_PROTENSET0_PROTREG15_Pos) /*!< Bit mask of PROTREG15 field. */
emilmont 80:8e73be2a2ac1 3247 #define MPU_PROTENSET0_PROTREG15_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3248 #define MPU_PROTENSET0_PROTREG15_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3249 #define MPU_PROTENSET0_PROTREG15_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3250
emilmont 80:8e73be2a2ac1 3251 /* Bit 14 : Protection enable for region 14. */
emilmont 80:8e73be2a2ac1 3252 #define MPU_PROTENSET0_PROTREG14_Pos (14UL) /*!< Position of PROTREG14 field. */
emilmont 80:8e73be2a2ac1 3253 #define MPU_PROTENSET0_PROTREG14_Msk (0x1UL << MPU_PROTENSET0_PROTREG14_Pos) /*!< Bit mask of PROTREG14 field. */
emilmont 80:8e73be2a2ac1 3254 #define MPU_PROTENSET0_PROTREG14_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3255 #define MPU_PROTENSET0_PROTREG14_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3256 #define MPU_PROTENSET0_PROTREG14_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3257
emilmont 80:8e73be2a2ac1 3258 /* Bit 13 : Protection enable for region 13. */
emilmont 80:8e73be2a2ac1 3259 #define MPU_PROTENSET0_PROTREG13_Pos (13UL) /*!< Position of PROTREG13 field. */
emilmont 80:8e73be2a2ac1 3260 #define MPU_PROTENSET0_PROTREG13_Msk (0x1UL << MPU_PROTENSET0_PROTREG13_Pos) /*!< Bit mask of PROTREG13 field. */
emilmont 80:8e73be2a2ac1 3261 #define MPU_PROTENSET0_PROTREG13_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3262 #define MPU_PROTENSET0_PROTREG13_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3263 #define MPU_PROTENSET0_PROTREG13_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3264
emilmont 80:8e73be2a2ac1 3265 /* Bit 12 : Protection enable for region 12. */
emilmont 80:8e73be2a2ac1 3266 #define MPU_PROTENSET0_PROTREG12_Pos (12UL) /*!< Position of PROTREG12 field. */
emilmont 80:8e73be2a2ac1 3267 #define MPU_PROTENSET0_PROTREG12_Msk (0x1UL << MPU_PROTENSET0_PROTREG12_Pos) /*!< Bit mask of PROTREG12 field. */
emilmont 80:8e73be2a2ac1 3268 #define MPU_PROTENSET0_PROTREG12_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3269 #define MPU_PROTENSET0_PROTREG12_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3270 #define MPU_PROTENSET0_PROTREG12_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3271
emilmont 80:8e73be2a2ac1 3272 /* Bit 11 : Protection enable for region 11. */
emilmont 80:8e73be2a2ac1 3273 #define MPU_PROTENSET0_PROTREG11_Pos (11UL) /*!< Position of PROTREG11 field. */
emilmont 80:8e73be2a2ac1 3274 #define MPU_PROTENSET0_PROTREG11_Msk (0x1UL << MPU_PROTENSET0_PROTREG11_Pos) /*!< Bit mask of PROTREG11 field. */
emilmont 80:8e73be2a2ac1 3275 #define MPU_PROTENSET0_PROTREG11_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3276 #define MPU_PROTENSET0_PROTREG11_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3277 #define MPU_PROTENSET0_PROTREG11_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3278
emilmont 80:8e73be2a2ac1 3279 /* Bit 10 : Protection enable for region 10. */
emilmont 80:8e73be2a2ac1 3280 #define MPU_PROTENSET0_PROTREG10_Pos (10UL) /*!< Position of PROTREG10 field. */
emilmont 80:8e73be2a2ac1 3281 #define MPU_PROTENSET0_PROTREG10_Msk (0x1UL << MPU_PROTENSET0_PROTREG10_Pos) /*!< Bit mask of PROTREG10 field. */
emilmont 80:8e73be2a2ac1 3282 #define MPU_PROTENSET0_PROTREG10_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3283 #define MPU_PROTENSET0_PROTREG10_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3284 #define MPU_PROTENSET0_PROTREG10_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3285
emilmont 80:8e73be2a2ac1 3286 /* Bit 9 : Protection enable for region 9. */
emilmont 80:8e73be2a2ac1 3287 #define MPU_PROTENSET0_PROTREG9_Pos (9UL) /*!< Position of PROTREG9 field. */
emilmont 80:8e73be2a2ac1 3288 #define MPU_PROTENSET0_PROTREG9_Msk (0x1UL << MPU_PROTENSET0_PROTREG9_Pos) /*!< Bit mask of PROTREG9 field. */
emilmont 80:8e73be2a2ac1 3289 #define MPU_PROTENSET0_PROTREG9_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3290 #define MPU_PROTENSET0_PROTREG9_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3291 #define MPU_PROTENSET0_PROTREG9_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3292
emilmont 80:8e73be2a2ac1 3293 /* Bit 8 : Protection enable for region 8. */
emilmont 80:8e73be2a2ac1 3294 #define MPU_PROTENSET0_PROTREG8_Pos (8UL) /*!< Position of PROTREG8 field. */
emilmont 80:8e73be2a2ac1 3295 #define MPU_PROTENSET0_PROTREG8_Msk (0x1UL << MPU_PROTENSET0_PROTREG8_Pos) /*!< Bit mask of PROTREG8 field. */
emilmont 80:8e73be2a2ac1 3296 #define MPU_PROTENSET0_PROTREG8_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3297 #define MPU_PROTENSET0_PROTREG8_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3298 #define MPU_PROTENSET0_PROTREG8_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3299
emilmont 80:8e73be2a2ac1 3300 /* Bit 7 : Protection enable for region 7. */
emilmont 80:8e73be2a2ac1 3301 #define MPU_PROTENSET0_PROTREG7_Pos (7UL) /*!< Position of PROTREG7 field. */
emilmont 80:8e73be2a2ac1 3302 #define MPU_PROTENSET0_PROTREG7_Msk (0x1UL << MPU_PROTENSET0_PROTREG7_Pos) /*!< Bit mask of PROTREG7 field. */
emilmont 80:8e73be2a2ac1 3303 #define MPU_PROTENSET0_PROTREG7_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3304 #define MPU_PROTENSET0_PROTREG7_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3305 #define MPU_PROTENSET0_PROTREG7_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3306
emilmont 80:8e73be2a2ac1 3307 /* Bit 6 : Protection enable for region 6. */
emilmont 80:8e73be2a2ac1 3308 #define MPU_PROTENSET0_PROTREG6_Pos (6UL) /*!< Position of PROTREG6 field. */
emilmont 80:8e73be2a2ac1 3309 #define MPU_PROTENSET0_PROTREG6_Msk (0x1UL << MPU_PROTENSET0_PROTREG6_Pos) /*!< Bit mask of PROTREG6 field. */
emilmont 80:8e73be2a2ac1 3310 #define MPU_PROTENSET0_PROTREG6_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3311 #define MPU_PROTENSET0_PROTREG6_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3312 #define MPU_PROTENSET0_PROTREG6_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3313
emilmont 80:8e73be2a2ac1 3314 /* Bit 5 : Protection enable for region 5. */
emilmont 80:8e73be2a2ac1 3315 #define MPU_PROTENSET0_PROTREG5_Pos (5UL) /*!< Position of PROTREG5 field. */
emilmont 80:8e73be2a2ac1 3316 #define MPU_PROTENSET0_PROTREG5_Msk (0x1UL << MPU_PROTENSET0_PROTREG5_Pos) /*!< Bit mask of PROTREG5 field. */
emilmont 80:8e73be2a2ac1 3317 #define MPU_PROTENSET0_PROTREG5_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3318 #define MPU_PROTENSET0_PROTREG5_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3319 #define MPU_PROTENSET0_PROTREG5_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3320
emilmont 80:8e73be2a2ac1 3321 /* Bit 4 : Protection enable for region 4. */
emilmont 80:8e73be2a2ac1 3322 #define MPU_PROTENSET0_PROTREG4_Pos (4UL) /*!< Position of PROTREG4 field. */
emilmont 80:8e73be2a2ac1 3323 #define MPU_PROTENSET0_PROTREG4_Msk (0x1UL << MPU_PROTENSET0_PROTREG4_Pos) /*!< Bit mask of PROTREG4 field. */
emilmont 80:8e73be2a2ac1 3324 #define MPU_PROTENSET0_PROTREG4_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3325 #define MPU_PROTENSET0_PROTREG4_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3326 #define MPU_PROTENSET0_PROTREG4_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3327
emilmont 80:8e73be2a2ac1 3328 /* Bit 3 : Protection enable for region 3. */
emilmont 80:8e73be2a2ac1 3329 #define MPU_PROTENSET0_PROTREG3_Pos (3UL) /*!< Position of PROTREG3 field. */
emilmont 80:8e73be2a2ac1 3330 #define MPU_PROTENSET0_PROTREG3_Msk (0x1UL << MPU_PROTENSET0_PROTREG3_Pos) /*!< Bit mask of PROTREG3 field. */
emilmont 80:8e73be2a2ac1 3331 #define MPU_PROTENSET0_PROTREG3_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3332 #define MPU_PROTENSET0_PROTREG3_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3333 #define MPU_PROTENSET0_PROTREG3_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3334
emilmont 80:8e73be2a2ac1 3335 /* Bit 2 : Protection enable for region 2. */
emilmont 80:8e73be2a2ac1 3336 #define MPU_PROTENSET0_PROTREG2_Pos (2UL) /*!< Position of PROTREG2 field. */
emilmont 80:8e73be2a2ac1 3337 #define MPU_PROTENSET0_PROTREG2_Msk (0x1UL << MPU_PROTENSET0_PROTREG2_Pos) /*!< Bit mask of PROTREG2 field. */
emilmont 80:8e73be2a2ac1 3338 #define MPU_PROTENSET0_PROTREG2_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3339 #define MPU_PROTENSET0_PROTREG2_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3340 #define MPU_PROTENSET0_PROTREG2_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3341
emilmont 80:8e73be2a2ac1 3342 /* Bit 1 : Protection enable for region 1. */
emilmont 80:8e73be2a2ac1 3343 #define MPU_PROTENSET0_PROTREG1_Pos (1UL) /*!< Position of PROTREG1 field. */
emilmont 80:8e73be2a2ac1 3344 #define MPU_PROTENSET0_PROTREG1_Msk (0x1UL << MPU_PROTENSET0_PROTREG1_Pos) /*!< Bit mask of PROTREG1 field. */
emilmont 80:8e73be2a2ac1 3345 #define MPU_PROTENSET0_PROTREG1_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3346 #define MPU_PROTENSET0_PROTREG1_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3347 #define MPU_PROTENSET0_PROTREG1_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3348
emilmont 80:8e73be2a2ac1 3349 /* Bit 0 : Protection enable for region 0. */
emilmont 80:8e73be2a2ac1 3350 #define MPU_PROTENSET0_PROTREG0_Pos (0UL) /*!< Position of PROTREG0 field. */
emilmont 80:8e73be2a2ac1 3351 #define MPU_PROTENSET0_PROTREG0_Msk (0x1UL << MPU_PROTENSET0_PROTREG0_Pos) /*!< Bit mask of PROTREG0 field. */
emilmont 80:8e73be2a2ac1 3352 #define MPU_PROTENSET0_PROTREG0_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3353 #define MPU_PROTENSET0_PROTREG0_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3354 #define MPU_PROTENSET0_PROTREG0_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3355
emilmont 80:8e73be2a2ac1 3356 /* Register: MPU_PROTENSET1 */
Kojto 97:433970e64889 3357 /* Description: Erase and write protection bit enable set register. */
emilmont 80:8e73be2a2ac1 3358
emilmont 80:8e73be2a2ac1 3359 /* Bit 31 : Protection enable for region 63. */
emilmont 80:8e73be2a2ac1 3360 #define MPU_PROTENSET1_PROTREG63_Pos (31UL) /*!< Position of PROTREG63 field. */
emilmont 80:8e73be2a2ac1 3361 #define MPU_PROTENSET1_PROTREG63_Msk (0x1UL << MPU_PROTENSET1_PROTREG63_Pos) /*!< Bit mask of PROTREG63 field. */
emilmont 80:8e73be2a2ac1 3362 #define MPU_PROTENSET1_PROTREG63_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3363 #define MPU_PROTENSET1_PROTREG63_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3364 #define MPU_PROTENSET1_PROTREG63_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3365
emilmont 80:8e73be2a2ac1 3366 /* Bit 30 : Protection enable for region 62. */
emilmont 80:8e73be2a2ac1 3367 #define MPU_PROTENSET1_PROTREG62_Pos (30UL) /*!< Position of PROTREG62 field. */
emilmont 80:8e73be2a2ac1 3368 #define MPU_PROTENSET1_PROTREG62_Msk (0x1UL << MPU_PROTENSET1_PROTREG62_Pos) /*!< Bit mask of PROTREG62 field. */
emilmont 80:8e73be2a2ac1 3369 #define MPU_PROTENSET1_PROTREG62_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3370 #define MPU_PROTENSET1_PROTREG62_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3371 #define MPU_PROTENSET1_PROTREG62_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3372
emilmont 80:8e73be2a2ac1 3373 /* Bit 29 : Protection enable for region 61. */
emilmont 80:8e73be2a2ac1 3374 #define MPU_PROTENSET1_PROTREG61_Pos (29UL) /*!< Position of PROTREG61 field. */
emilmont 80:8e73be2a2ac1 3375 #define MPU_PROTENSET1_PROTREG61_Msk (0x1UL << MPU_PROTENSET1_PROTREG61_Pos) /*!< Bit mask of PROTREG61 field. */
emilmont 80:8e73be2a2ac1 3376 #define MPU_PROTENSET1_PROTREG61_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3377 #define MPU_PROTENSET1_PROTREG61_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3378 #define MPU_PROTENSET1_PROTREG61_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3379
emilmont 80:8e73be2a2ac1 3380 /* Bit 28 : Protection enable for region 60. */
emilmont 80:8e73be2a2ac1 3381 #define MPU_PROTENSET1_PROTREG60_Pos (28UL) /*!< Position of PROTREG60 field. */
emilmont 80:8e73be2a2ac1 3382 #define MPU_PROTENSET1_PROTREG60_Msk (0x1UL << MPU_PROTENSET1_PROTREG60_Pos) /*!< Bit mask of PROTREG60 field. */
emilmont 80:8e73be2a2ac1 3383 #define MPU_PROTENSET1_PROTREG60_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3384 #define MPU_PROTENSET1_PROTREG60_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3385 #define MPU_PROTENSET1_PROTREG60_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3386
emilmont 80:8e73be2a2ac1 3387 /* Bit 27 : Protection enable for region 59. */
emilmont 80:8e73be2a2ac1 3388 #define MPU_PROTENSET1_PROTREG59_Pos (27UL) /*!< Position of PROTREG59 field. */
emilmont 80:8e73be2a2ac1 3389 #define MPU_PROTENSET1_PROTREG59_Msk (0x1UL << MPU_PROTENSET1_PROTREG59_Pos) /*!< Bit mask of PROTREG59 field. */
emilmont 80:8e73be2a2ac1 3390 #define MPU_PROTENSET1_PROTREG59_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3391 #define MPU_PROTENSET1_PROTREG59_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3392 #define MPU_PROTENSET1_PROTREG59_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3393
emilmont 80:8e73be2a2ac1 3394 /* Bit 26 : Protection enable for region 58. */
emilmont 80:8e73be2a2ac1 3395 #define MPU_PROTENSET1_PROTREG58_Pos (26UL) /*!< Position of PROTREG58 field. */
emilmont 80:8e73be2a2ac1 3396 #define MPU_PROTENSET1_PROTREG58_Msk (0x1UL << MPU_PROTENSET1_PROTREG58_Pos) /*!< Bit mask of PROTREG58 field. */
emilmont 80:8e73be2a2ac1 3397 #define MPU_PROTENSET1_PROTREG58_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3398 #define MPU_PROTENSET1_PROTREG58_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3399 #define MPU_PROTENSET1_PROTREG58_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3400
emilmont 80:8e73be2a2ac1 3401 /* Bit 25 : Protection enable for region 57. */
emilmont 80:8e73be2a2ac1 3402 #define MPU_PROTENSET1_PROTREG57_Pos (25UL) /*!< Position of PROTREG57 field. */
emilmont 80:8e73be2a2ac1 3403 #define MPU_PROTENSET1_PROTREG57_Msk (0x1UL << MPU_PROTENSET1_PROTREG57_Pos) /*!< Bit mask of PROTREG57 field. */
emilmont 80:8e73be2a2ac1 3404 #define MPU_PROTENSET1_PROTREG57_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3405 #define MPU_PROTENSET1_PROTREG57_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3406 #define MPU_PROTENSET1_PROTREG57_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3407
emilmont 80:8e73be2a2ac1 3408 /* Bit 24 : Protection enable for region 56. */
emilmont 80:8e73be2a2ac1 3409 #define MPU_PROTENSET1_PROTREG56_Pos (24UL) /*!< Position of PROTREG56 field. */
emilmont 80:8e73be2a2ac1 3410 #define MPU_PROTENSET1_PROTREG56_Msk (0x1UL << MPU_PROTENSET1_PROTREG56_Pos) /*!< Bit mask of PROTREG56 field. */
emilmont 80:8e73be2a2ac1 3411 #define MPU_PROTENSET1_PROTREG56_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3412 #define MPU_PROTENSET1_PROTREG56_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3413 #define MPU_PROTENSET1_PROTREG56_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3414
emilmont 80:8e73be2a2ac1 3415 /* Bit 23 : Protection enable for region 55. */
emilmont 80:8e73be2a2ac1 3416 #define MPU_PROTENSET1_PROTREG55_Pos (23UL) /*!< Position of PROTREG55 field. */
emilmont 80:8e73be2a2ac1 3417 #define MPU_PROTENSET1_PROTREG55_Msk (0x1UL << MPU_PROTENSET1_PROTREG55_Pos) /*!< Bit mask of PROTREG55 field. */
emilmont 80:8e73be2a2ac1 3418 #define MPU_PROTENSET1_PROTREG55_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3419 #define MPU_PROTENSET1_PROTREG55_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3420 #define MPU_PROTENSET1_PROTREG55_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3421
emilmont 80:8e73be2a2ac1 3422 /* Bit 22 : Protection enable for region 54. */
emilmont 80:8e73be2a2ac1 3423 #define MPU_PROTENSET1_PROTREG54_Pos (22UL) /*!< Position of PROTREG54 field. */
emilmont 80:8e73be2a2ac1 3424 #define MPU_PROTENSET1_PROTREG54_Msk (0x1UL << MPU_PROTENSET1_PROTREG54_Pos) /*!< Bit mask of PROTREG54 field. */
emilmont 80:8e73be2a2ac1 3425 #define MPU_PROTENSET1_PROTREG54_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3426 #define MPU_PROTENSET1_PROTREG54_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3427 #define MPU_PROTENSET1_PROTREG54_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3428
emilmont 80:8e73be2a2ac1 3429 /* Bit 21 : Protection enable for region 53. */
emilmont 80:8e73be2a2ac1 3430 #define MPU_PROTENSET1_PROTREG53_Pos (21UL) /*!< Position of PROTREG53 field. */
emilmont 80:8e73be2a2ac1 3431 #define MPU_PROTENSET1_PROTREG53_Msk (0x1UL << MPU_PROTENSET1_PROTREG53_Pos) /*!< Bit mask of PROTREG53 field. */
emilmont 80:8e73be2a2ac1 3432 #define MPU_PROTENSET1_PROTREG53_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3433 #define MPU_PROTENSET1_PROTREG53_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3434 #define MPU_PROTENSET1_PROTREG53_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3435
emilmont 80:8e73be2a2ac1 3436 /* Bit 20 : Protection enable for region 52. */
emilmont 80:8e73be2a2ac1 3437 #define MPU_PROTENSET1_PROTREG52_Pos (20UL) /*!< Position of PROTREG52 field. */
emilmont 80:8e73be2a2ac1 3438 #define MPU_PROTENSET1_PROTREG52_Msk (0x1UL << MPU_PROTENSET1_PROTREG52_Pos) /*!< Bit mask of PROTREG52 field. */
emilmont 80:8e73be2a2ac1 3439 #define MPU_PROTENSET1_PROTREG52_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3440 #define MPU_PROTENSET1_PROTREG52_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3441 #define MPU_PROTENSET1_PROTREG52_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3442
emilmont 80:8e73be2a2ac1 3443 /* Bit 19 : Protection enable for region 51. */
emilmont 80:8e73be2a2ac1 3444 #define MPU_PROTENSET1_PROTREG51_Pos (19UL) /*!< Position of PROTREG51 field. */
emilmont 80:8e73be2a2ac1 3445 #define MPU_PROTENSET1_PROTREG51_Msk (0x1UL << MPU_PROTENSET1_PROTREG51_Pos) /*!< Bit mask of PROTREG51 field. */
emilmont 80:8e73be2a2ac1 3446 #define MPU_PROTENSET1_PROTREG51_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3447 #define MPU_PROTENSET1_PROTREG51_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3448 #define MPU_PROTENSET1_PROTREG51_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3449
emilmont 80:8e73be2a2ac1 3450 /* Bit 18 : Protection enable for region 50. */
emilmont 80:8e73be2a2ac1 3451 #define MPU_PROTENSET1_PROTREG50_Pos (18UL) /*!< Position of PROTREG50 field. */
emilmont 80:8e73be2a2ac1 3452 #define MPU_PROTENSET1_PROTREG50_Msk (0x1UL << MPU_PROTENSET1_PROTREG50_Pos) /*!< Bit mask of PROTREG50 field. */
emilmont 80:8e73be2a2ac1 3453 #define MPU_PROTENSET1_PROTREG50_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3454 #define MPU_PROTENSET1_PROTREG50_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3455 #define MPU_PROTENSET1_PROTREG50_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3456
emilmont 80:8e73be2a2ac1 3457 /* Bit 17 : Protection enable for region 49. */
emilmont 80:8e73be2a2ac1 3458 #define MPU_PROTENSET1_PROTREG49_Pos (17UL) /*!< Position of PROTREG49 field. */
emilmont 80:8e73be2a2ac1 3459 #define MPU_PROTENSET1_PROTREG49_Msk (0x1UL << MPU_PROTENSET1_PROTREG49_Pos) /*!< Bit mask of PROTREG49 field. */
emilmont 80:8e73be2a2ac1 3460 #define MPU_PROTENSET1_PROTREG49_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3461 #define MPU_PROTENSET1_PROTREG49_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3462 #define MPU_PROTENSET1_PROTREG49_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3463
emilmont 80:8e73be2a2ac1 3464 /* Bit 16 : Protection enable for region 48. */
emilmont 80:8e73be2a2ac1 3465 #define MPU_PROTENSET1_PROTREG48_Pos (16UL) /*!< Position of PROTREG48 field. */
emilmont 80:8e73be2a2ac1 3466 #define MPU_PROTENSET1_PROTREG48_Msk (0x1UL << MPU_PROTENSET1_PROTREG48_Pos) /*!< Bit mask of PROTREG48 field. */
emilmont 80:8e73be2a2ac1 3467 #define MPU_PROTENSET1_PROTREG48_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3468 #define MPU_PROTENSET1_PROTREG48_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3469 #define MPU_PROTENSET1_PROTREG48_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3470
emilmont 80:8e73be2a2ac1 3471 /* Bit 15 : Protection enable for region 47. */
emilmont 80:8e73be2a2ac1 3472 #define MPU_PROTENSET1_PROTREG47_Pos (15UL) /*!< Position of PROTREG47 field. */
emilmont 80:8e73be2a2ac1 3473 #define MPU_PROTENSET1_PROTREG47_Msk (0x1UL << MPU_PROTENSET1_PROTREG47_Pos) /*!< Bit mask of PROTREG47 field. */
emilmont 80:8e73be2a2ac1 3474 #define MPU_PROTENSET1_PROTREG47_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3475 #define MPU_PROTENSET1_PROTREG47_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3476 #define MPU_PROTENSET1_PROTREG47_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3477
emilmont 80:8e73be2a2ac1 3478 /* Bit 14 : Protection enable for region 46. */
emilmont 80:8e73be2a2ac1 3479 #define MPU_PROTENSET1_PROTREG46_Pos (14UL) /*!< Position of PROTREG46 field. */
emilmont 80:8e73be2a2ac1 3480 #define MPU_PROTENSET1_PROTREG46_Msk (0x1UL << MPU_PROTENSET1_PROTREG46_Pos) /*!< Bit mask of PROTREG46 field. */
emilmont 80:8e73be2a2ac1 3481 #define MPU_PROTENSET1_PROTREG46_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3482 #define MPU_PROTENSET1_PROTREG46_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3483 #define MPU_PROTENSET1_PROTREG46_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3484
emilmont 80:8e73be2a2ac1 3485 /* Bit 13 : Protection enable for region 45. */
emilmont 80:8e73be2a2ac1 3486 #define MPU_PROTENSET1_PROTREG45_Pos (13UL) /*!< Position of PROTREG45 field. */
emilmont 80:8e73be2a2ac1 3487 #define MPU_PROTENSET1_PROTREG45_Msk (0x1UL << MPU_PROTENSET1_PROTREG45_Pos) /*!< Bit mask of PROTREG45 field. */
emilmont 80:8e73be2a2ac1 3488 #define MPU_PROTENSET1_PROTREG45_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3489 #define MPU_PROTENSET1_PROTREG45_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3490 #define MPU_PROTENSET1_PROTREG45_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3491
emilmont 80:8e73be2a2ac1 3492 /* Bit 12 : Protection enable for region 44. */
emilmont 80:8e73be2a2ac1 3493 #define MPU_PROTENSET1_PROTREG44_Pos (12UL) /*!< Position of PROTREG44 field. */
emilmont 80:8e73be2a2ac1 3494 #define MPU_PROTENSET1_PROTREG44_Msk (0x1UL << MPU_PROTENSET1_PROTREG44_Pos) /*!< Bit mask of PROTREG44 field. */
emilmont 80:8e73be2a2ac1 3495 #define MPU_PROTENSET1_PROTREG44_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3496 #define MPU_PROTENSET1_PROTREG44_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3497 #define MPU_PROTENSET1_PROTREG44_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3498
emilmont 80:8e73be2a2ac1 3499 /* Bit 11 : Protection enable for region 43. */
emilmont 80:8e73be2a2ac1 3500 #define MPU_PROTENSET1_PROTREG43_Pos (11UL) /*!< Position of PROTREG43 field. */
emilmont 80:8e73be2a2ac1 3501 #define MPU_PROTENSET1_PROTREG43_Msk (0x1UL << MPU_PROTENSET1_PROTREG43_Pos) /*!< Bit mask of PROTREG43 field. */
emilmont 80:8e73be2a2ac1 3502 #define MPU_PROTENSET1_PROTREG43_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3503 #define MPU_PROTENSET1_PROTREG43_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3504 #define MPU_PROTENSET1_PROTREG43_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3505
emilmont 80:8e73be2a2ac1 3506 /* Bit 10 : Protection enable for region 42. */
emilmont 80:8e73be2a2ac1 3507 #define MPU_PROTENSET1_PROTREG42_Pos (10UL) /*!< Position of PROTREG42 field. */
emilmont 80:8e73be2a2ac1 3508 #define MPU_PROTENSET1_PROTREG42_Msk (0x1UL << MPU_PROTENSET1_PROTREG42_Pos) /*!< Bit mask of PROTREG42 field. */
emilmont 80:8e73be2a2ac1 3509 #define MPU_PROTENSET1_PROTREG42_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3510 #define MPU_PROTENSET1_PROTREG42_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3511 #define MPU_PROTENSET1_PROTREG42_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3512
emilmont 80:8e73be2a2ac1 3513 /* Bit 9 : Protection enable for region 41. */
emilmont 80:8e73be2a2ac1 3514 #define MPU_PROTENSET1_PROTREG41_Pos (9UL) /*!< Position of PROTREG41 field. */
emilmont 80:8e73be2a2ac1 3515 #define MPU_PROTENSET1_PROTREG41_Msk (0x1UL << MPU_PROTENSET1_PROTREG41_Pos) /*!< Bit mask of PROTREG41 field. */
emilmont 80:8e73be2a2ac1 3516 #define MPU_PROTENSET1_PROTREG41_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3517 #define MPU_PROTENSET1_PROTREG41_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3518 #define MPU_PROTENSET1_PROTREG41_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3519
emilmont 80:8e73be2a2ac1 3520 /* Bit 8 : Protection enable for region 40. */
emilmont 80:8e73be2a2ac1 3521 #define MPU_PROTENSET1_PROTREG40_Pos (8UL) /*!< Position of PROTREG40 field. */
emilmont 80:8e73be2a2ac1 3522 #define MPU_PROTENSET1_PROTREG40_Msk (0x1UL << MPU_PROTENSET1_PROTREG40_Pos) /*!< Bit mask of PROTREG40 field. */
emilmont 80:8e73be2a2ac1 3523 #define MPU_PROTENSET1_PROTREG40_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3524 #define MPU_PROTENSET1_PROTREG40_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3525 #define MPU_PROTENSET1_PROTREG40_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3526
emilmont 80:8e73be2a2ac1 3527 /* Bit 7 : Protection enable for region 39. */
emilmont 80:8e73be2a2ac1 3528 #define MPU_PROTENSET1_PROTREG39_Pos (7UL) /*!< Position of PROTREG39 field. */
emilmont 80:8e73be2a2ac1 3529 #define MPU_PROTENSET1_PROTREG39_Msk (0x1UL << MPU_PROTENSET1_PROTREG39_Pos) /*!< Bit mask of PROTREG39 field. */
emilmont 80:8e73be2a2ac1 3530 #define MPU_PROTENSET1_PROTREG39_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3531 #define MPU_PROTENSET1_PROTREG39_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3532 #define MPU_PROTENSET1_PROTREG39_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3533
emilmont 80:8e73be2a2ac1 3534 /* Bit 6 : Protection enable for region 38. */
emilmont 80:8e73be2a2ac1 3535 #define MPU_PROTENSET1_PROTREG38_Pos (6UL) /*!< Position of PROTREG38 field. */
emilmont 80:8e73be2a2ac1 3536 #define MPU_PROTENSET1_PROTREG38_Msk (0x1UL << MPU_PROTENSET1_PROTREG38_Pos) /*!< Bit mask of PROTREG38 field. */
emilmont 80:8e73be2a2ac1 3537 #define MPU_PROTENSET1_PROTREG38_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3538 #define MPU_PROTENSET1_PROTREG38_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3539 #define MPU_PROTENSET1_PROTREG38_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3540
emilmont 80:8e73be2a2ac1 3541 /* Bit 5 : Protection enable for region 37. */
emilmont 80:8e73be2a2ac1 3542 #define MPU_PROTENSET1_PROTREG37_Pos (5UL) /*!< Position of PROTREG37 field. */
emilmont 80:8e73be2a2ac1 3543 #define MPU_PROTENSET1_PROTREG37_Msk (0x1UL << MPU_PROTENSET1_PROTREG37_Pos) /*!< Bit mask of PROTREG37 field. */
emilmont 80:8e73be2a2ac1 3544 #define MPU_PROTENSET1_PROTREG37_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3545 #define MPU_PROTENSET1_PROTREG37_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3546 #define MPU_PROTENSET1_PROTREG37_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3547
emilmont 80:8e73be2a2ac1 3548 /* Bit 4 : Protection enable for region 36. */
emilmont 80:8e73be2a2ac1 3549 #define MPU_PROTENSET1_PROTREG36_Pos (4UL) /*!< Position of PROTREG36 field. */
emilmont 80:8e73be2a2ac1 3550 #define MPU_PROTENSET1_PROTREG36_Msk (0x1UL << MPU_PROTENSET1_PROTREG36_Pos) /*!< Bit mask of PROTREG36 field. */
emilmont 80:8e73be2a2ac1 3551 #define MPU_PROTENSET1_PROTREG36_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3552 #define MPU_PROTENSET1_PROTREG36_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3553 #define MPU_PROTENSET1_PROTREG36_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3554
emilmont 80:8e73be2a2ac1 3555 /* Bit 3 : Protection enable for region 35. */
emilmont 80:8e73be2a2ac1 3556 #define MPU_PROTENSET1_PROTREG35_Pos (3UL) /*!< Position of PROTREG35 field. */
emilmont 80:8e73be2a2ac1 3557 #define MPU_PROTENSET1_PROTREG35_Msk (0x1UL << MPU_PROTENSET1_PROTREG35_Pos) /*!< Bit mask of PROTREG35 field. */
emilmont 80:8e73be2a2ac1 3558 #define MPU_PROTENSET1_PROTREG35_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3559 #define MPU_PROTENSET1_PROTREG35_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3560 #define MPU_PROTENSET1_PROTREG35_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3561
emilmont 80:8e73be2a2ac1 3562 /* Bit 2 : Protection enable for region 34. */
emilmont 80:8e73be2a2ac1 3563 #define MPU_PROTENSET1_PROTREG34_Pos (2UL) /*!< Position of PROTREG34 field. */
emilmont 80:8e73be2a2ac1 3564 #define MPU_PROTENSET1_PROTREG34_Msk (0x1UL << MPU_PROTENSET1_PROTREG34_Pos) /*!< Bit mask of PROTREG34 field. */
emilmont 80:8e73be2a2ac1 3565 #define MPU_PROTENSET1_PROTREG34_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3566 #define MPU_PROTENSET1_PROTREG34_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3567 #define MPU_PROTENSET1_PROTREG34_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3568
emilmont 80:8e73be2a2ac1 3569 /* Bit 1 : Protection enable for region 33. */
emilmont 80:8e73be2a2ac1 3570 #define MPU_PROTENSET1_PROTREG33_Pos (1UL) /*!< Position of PROTREG33 field. */
emilmont 80:8e73be2a2ac1 3571 #define MPU_PROTENSET1_PROTREG33_Msk (0x1UL << MPU_PROTENSET1_PROTREG33_Pos) /*!< Bit mask of PROTREG33 field. */
emilmont 80:8e73be2a2ac1 3572 #define MPU_PROTENSET1_PROTREG33_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3573 #define MPU_PROTENSET1_PROTREG33_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3574 #define MPU_PROTENSET1_PROTREG33_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3575
emilmont 80:8e73be2a2ac1 3576 /* Bit 0 : Protection enable for region 32. */
emilmont 80:8e73be2a2ac1 3577 #define MPU_PROTENSET1_PROTREG32_Pos (0UL) /*!< Position of PROTREG32 field. */
emilmont 80:8e73be2a2ac1 3578 #define MPU_PROTENSET1_PROTREG32_Msk (0x1UL << MPU_PROTENSET1_PROTREG32_Pos) /*!< Bit mask of PROTREG32 field. */
emilmont 80:8e73be2a2ac1 3579 #define MPU_PROTENSET1_PROTREG32_Disabled (0UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3580 #define MPU_PROTENSET1_PROTREG32_Enabled (1UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3581 #define MPU_PROTENSET1_PROTREG32_Set (1UL) /*!< Enable protection on write. */
emilmont 80:8e73be2a2ac1 3582
emilmont 80:8e73be2a2ac1 3583 /* Register: MPU_DISABLEINDEBUG */
Kojto 97:433970e64889 3584 /* Description: Disable erase and write protection mechanism in debug mode. */
emilmont 80:8e73be2a2ac1 3585
emilmont 80:8e73be2a2ac1 3586 /* Bit 0 : Disable protection mechanism in debug mode. */
emilmont 80:8e73be2a2ac1 3587 #define MPU_DISABLEINDEBUG_DISABLEINDEBUG_Pos (0UL) /*!< Position of DISABLEINDEBUG field. */
emilmont 80:8e73be2a2ac1 3588 #define MPU_DISABLEINDEBUG_DISABLEINDEBUG_Msk (0x1UL << MPU_DISABLEINDEBUG_DISABLEINDEBUG_Pos) /*!< Bit mask of DISABLEINDEBUG field. */
emilmont 80:8e73be2a2ac1 3589 #define MPU_DISABLEINDEBUG_DISABLEINDEBUG_Enabled (0UL) /*!< Protection enabled. */
emilmont 80:8e73be2a2ac1 3590 #define MPU_DISABLEINDEBUG_DISABLEINDEBUG_Disabled (1UL) /*!< Protection disabled. */
emilmont 80:8e73be2a2ac1 3591
Kojto 97:433970e64889 3592 /* Register: MPU_PROTBLOCKSIZE */
Kojto 97:433970e64889 3593 /* Description: Erase and write protection block size. */
Kojto 97:433970e64889 3594
Kojto 97:433970e64889 3595 /* Bits 1..0 : Erase and write protection block size. */
Kojto 97:433970e64889 3596 #define MPU_PROTBLOCKSIZE_PROTBLOCKSIZE_Pos (0UL) /*!< Position of PROTBLOCKSIZE field. */
Kojto 97:433970e64889 3597 #define MPU_PROTBLOCKSIZE_PROTBLOCKSIZE_Msk (0x3UL << MPU_PROTBLOCKSIZE_PROTBLOCKSIZE_Pos) /*!< Bit mask of PROTBLOCKSIZE field. */
Kojto 97:433970e64889 3598 #define MPU_PROTBLOCKSIZE_PROTBLOCKSIZE_4k (0UL) /*!< Erase and write protection block size is 4k. */
Kojto 97:433970e64889 3599
emilmont 80:8e73be2a2ac1 3600
emilmont 80:8e73be2a2ac1 3601 /* Peripheral: NVMC */
emilmont 80:8e73be2a2ac1 3602 /* Description: Non Volatile Memory Controller. */
emilmont 80:8e73be2a2ac1 3603
emilmont 80:8e73be2a2ac1 3604 /* Register: NVMC_READY */
emilmont 80:8e73be2a2ac1 3605 /* Description: Ready flag. */
emilmont 80:8e73be2a2ac1 3606
emilmont 80:8e73be2a2ac1 3607 /* Bit 0 : NVMC ready. */
emilmont 80:8e73be2a2ac1 3608 #define NVMC_READY_READY_Pos (0UL) /*!< Position of READY field. */
emilmont 80:8e73be2a2ac1 3609 #define NVMC_READY_READY_Msk (0x1UL << NVMC_READY_READY_Pos) /*!< Bit mask of READY field. */
emilmont 80:8e73be2a2ac1 3610 #define NVMC_READY_READY_Busy (0UL) /*!< NVMC is busy (on-going write or erase operation). */
emilmont 80:8e73be2a2ac1 3611 #define NVMC_READY_READY_Ready (1UL) /*!< NVMC is ready. */
emilmont 80:8e73be2a2ac1 3612
emilmont 80:8e73be2a2ac1 3613 /* Register: NVMC_CONFIG */
emilmont 80:8e73be2a2ac1 3614 /* Description: Configuration register. */
emilmont 80:8e73be2a2ac1 3615
emilmont 80:8e73be2a2ac1 3616 /* Bits 1..0 : Program write enable. */
emilmont 80:8e73be2a2ac1 3617 #define NVMC_CONFIG_WEN_Pos (0UL) /*!< Position of WEN field. */
emilmont 80:8e73be2a2ac1 3618 #define NVMC_CONFIG_WEN_Msk (0x3UL << NVMC_CONFIG_WEN_Pos) /*!< Bit mask of WEN field. */
emilmont 80:8e73be2a2ac1 3619 #define NVMC_CONFIG_WEN_Ren (0x00UL) /*!< Read only access. */
emilmont 80:8e73be2a2ac1 3620 #define NVMC_CONFIG_WEN_Wen (0x01UL) /*!< Write enabled. */
emilmont 80:8e73be2a2ac1 3621 #define NVMC_CONFIG_WEN_Een (0x02UL) /*!< Erase enabled. */
emilmont 80:8e73be2a2ac1 3622
emilmont 80:8e73be2a2ac1 3623 /* Register: NVMC_ERASEALL */
emilmont 80:8e73be2a2ac1 3624 /* Description: Register for erasing all non-volatile user memory. */
emilmont 80:8e73be2a2ac1 3625
emilmont 80:8e73be2a2ac1 3626 /* Bit 0 : Starts the erasing of all user NVM (code region 0/1 and UICR registers). */
emilmont 80:8e73be2a2ac1 3627 #define NVMC_ERASEALL_ERASEALL_Pos (0UL) /*!< Position of ERASEALL field. */
emilmont 80:8e73be2a2ac1 3628 #define NVMC_ERASEALL_ERASEALL_Msk (0x1UL << NVMC_ERASEALL_ERASEALL_Pos) /*!< Bit mask of ERASEALL field. */
emilmont 80:8e73be2a2ac1 3629 #define NVMC_ERASEALL_ERASEALL_NoOperation (0UL) /*!< No operation. */
emilmont 80:8e73be2a2ac1 3630 #define NVMC_ERASEALL_ERASEALL_Erase (1UL) /*!< Start chip erase. */
emilmont 80:8e73be2a2ac1 3631
emilmont 80:8e73be2a2ac1 3632 /* Register: NVMC_ERASEUICR */
emilmont 80:8e73be2a2ac1 3633 /* Description: Register for start erasing User Information Congfiguration Registers. */
emilmont 80:8e73be2a2ac1 3634
emilmont 80:8e73be2a2ac1 3635 /* Bit 0 : It can only be used when all contents of code region 1 are erased. */
emilmont 80:8e73be2a2ac1 3636 #define NVMC_ERASEUICR_ERASEUICR_Pos (0UL) /*!< Position of ERASEUICR field. */
emilmont 80:8e73be2a2ac1 3637 #define NVMC_ERASEUICR_ERASEUICR_Msk (0x1UL << NVMC_ERASEUICR_ERASEUICR_Pos) /*!< Bit mask of ERASEUICR field. */
emilmont 80:8e73be2a2ac1 3638 #define NVMC_ERASEUICR_ERASEUICR_NoOperation (0UL) /*!< No operation. */
emilmont 80:8e73be2a2ac1 3639 #define NVMC_ERASEUICR_ERASEUICR_Erase (1UL) /*!< Start UICR erase. */
emilmont 80:8e73be2a2ac1 3640
emilmont 80:8e73be2a2ac1 3641
emilmont 80:8e73be2a2ac1 3642 /* Peripheral: POWER */
emilmont 80:8e73be2a2ac1 3643 /* Description: Power Control. */
emilmont 80:8e73be2a2ac1 3644
emilmont 80:8e73be2a2ac1 3645 /* Register: POWER_INTENSET */
emilmont 80:8e73be2a2ac1 3646 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 3647
emilmont 80:8e73be2a2ac1 3648 /* Bit 2 : Enable interrupt on POFWARN event. */
emilmont 80:8e73be2a2ac1 3649 #define POWER_INTENSET_POFWARN_Pos (2UL) /*!< Position of POFWARN field. */
emilmont 80:8e73be2a2ac1 3650 #define POWER_INTENSET_POFWARN_Msk (0x1UL << POWER_INTENSET_POFWARN_Pos) /*!< Bit mask of POFWARN field. */
emilmont 80:8e73be2a2ac1 3651 #define POWER_INTENSET_POFWARN_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 3652 #define POWER_INTENSET_POFWARN_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 3653 #define POWER_INTENSET_POFWARN_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 3654
emilmont 80:8e73be2a2ac1 3655 /* Register: POWER_INTENCLR */
emilmont 80:8e73be2a2ac1 3656 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 3657
emilmont 80:8e73be2a2ac1 3658 /* Bit 2 : Disable interrupt on POFWARN event. */
emilmont 80:8e73be2a2ac1 3659 #define POWER_INTENCLR_POFWARN_Pos (2UL) /*!< Position of POFWARN field. */
emilmont 80:8e73be2a2ac1 3660 #define POWER_INTENCLR_POFWARN_Msk (0x1UL << POWER_INTENCLR_POFWARN_Pos) /*!< Bit mask of POFWARN field. */
emilmont 80:8e73be2a2ac1 3661 #define POWER_INTENCLR_POFWARN_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 3662 #define POWER_INTENCLR_POFWARN_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 3663 #define POWER_INTENCLR_POFWARN_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 3664
emilmont 80:8e73be2a2ac1 3665 /* Register: POWER_RESETREAS */
emilmont 80:8e73be2a2ac1 3666 /* Description: Reset reason. */
emilmont 80:8e73be2a2ac1 3667
emilmont 80:8e73be2a2ac1 3668 /* Bit 18 : Reset from wake-up from OFF mode detected by entering into debug interface mode. */
emilmont 80:8e73be2a2ac1 3669 #define POWER_RESETREAS_DIF_Pos (18UL) /*!< Position of DIF field. */
emilmont 80:8e73be2a2ac1 3670 #define POWER_RESETREAS_DIF_Msk (0x1UL << POWER_RESETREAS_DIF_Pos) /*!< Bit mask of DIF field. */
Kojto 122:f9eeca106725 3671 #define POWER_RESETREAS_DIF_NotDetected (0UL) /*!< Reset not detected. */
Kojto 122:f9eeca106725 3672 #define POWER_RESETREAS_DIF_Detected (1UL) /*!< Reset detected. */
emilmont 80:8e73be2a2ac1 3673
emilmont 80:8e73be2a2ac1 3674 /* Bit 17 : Reset from wake-up from OFF mode detected by the use of ANADETECT signal from LPCOMP. */
emilmont 80:8e73be2a2ac1 3675 #define POWER_RESETREAS_LPCOMP_Pos (17UL) /*!< Position of LPCOMP field. */
emilmont 80:8e73be2a2ac1 3676 #define POWER_RESETREAS_LPCOMP_Msk (0x1UL << POWER_RESETREAS_LPCOMP_Pos) /*!< Bit mask of LPCOMP field. */
Kojto 122:f9eeca106725 3677 #define POWER_RESETREAS_LPCOMP_NotDetected (0UL) /*!< Reset not detected. */
Kojto 122:f9eeca106725 3678 #define POWER_RESETREAS_LPCOMP_Detected (1UL) /*!< Reset detected. */
emilmont 80:8e73be2a2ac1 3679
emilmont 80:8e73be2a2ac1 3680 /* Bit 16 : Reset from wake-up from OFF mode detected by the use of DETECT signal from GPIO. */
emilmont 80:8e73be2a2ac1 3681 #define POWER_RESETREAS_OFF_Pos (16UL) /*!< Position of OFF field. */
emilmont 80:8e73be2a2ac1 3682 #define POWER_RESETREAS_OFF_Msk (0x1UL << POWER_RESETREAS_OFF_Pos) /*!< Bit mask of OFF field. */
Kojto 122:f9eeca106725 3683 #define POWER_RESETREAS_OFF_NotDetected (0UL) /*!< Reset not detected. */
Kojto 122:f9eeca106725 3684 #define POWER_RESETREAS_OFF_Detected (1UL) /*!< Reset detected. */
emilmont 80:8e73be2a2ac1 3685
emilmont 80:8e73be2a2ac1 3686 /* Bit 3 : Reset from CPU lock-up detected. */
emilmont 80:8e73be2a2ac1 3687 #define POWER_RESETREAS_LOCKUP_Pos (3UL) /*!< Position of LOCKUP field. */
emilmont 80:8e73be2a2ac1 3688 #define POWER_RESETREAS_LOCKUP_Msk (0x1UL << POWER_RESETREAS_LOCKUP_Pos) /*!< Bit mask of LOCKUP field. */
Kojto 122:f9eeca106725 3689 #define POWER_RESETREAS_LOCKUP_NotDetected (0UL) /*!< Reset not detected. */
Kojto 122:f9eeca106725 3690 #define POWER_RESETREAS_LOCKUP_Detected (1UL) /*!< Reset detected. */
emilmont 80:8e73be2a2ac1 3691
emilmont 80:8e73be2a2ac1 3692 /* Bit 2 : Reset from AIRCR.SYSRESETREQ detected. */
emilmont 80:8e73be2a2ac1 3693 #define POWER_RESETREAS_SREQ_Pos (2UL) /*!< Position of SREQ field. */
emilmont 80:8e73be2a2ac1 3694 #define POWER_RESETREAS_SREQ_Msk (0x1UL << POWER_RESETREAS_SREQ_Pos) /*!< Bit mask of SREQ field. */
Kojto 122:f9eeca106725 3695 #define POWER_RESETREAS_SREQ_NotDetected (0UL) /*!< Reset not detected. */
Kojto 122:f9eeca106725 3696 #define POWER_RESETREAS_SREQ_Detected (1UL) /*!< Reset detected. */
emilmont 80:8e73be2a2ac1 3697
emilmont 80:8e73be2a2ac1 3698 /* Bit 1 : Reset from watchdog detected. */
emilmont 80:8e73be2a2ac1 3699 #define POWER_RESETREAS_DOG_Pos (1UL) /*!< Position of DOG field. */
emilmont 80:8e73be2a2ac1 3700 #define POWER_RESETREAS_DOG_Msk (0x1UL << POWER_RESETREAS_DOG_Pos) /*!< Bit mask of DOG field. */
Kojto 122:f9eeca106725 3701 #define POWER_RESETREAS_DOG_NotDetected (0UL) /*!< Reset not detected. */
Kojto 122:f9eeca106725 3702 #define POWER_RESETREAS_DOG_Detected (1UL) /*!< Reset detected. */
emilmont 80:8e73be2a2ac1 3703
emilmont 80:8e73be2a2ac1 3704 /* Bit 0 : Reset from pin-reset detected. */
emilmont 80:8e73be2a2ac1 3705 #define POWER_RESETREAS_RESETPIN_Pos (0UL) /*!< Position of RESETPIN field. */
emilmont 80:8e73be2a2ac1 3706 #define POWER_RESETREAS_RESETPIN_Msk (0x1UL << POWER_RESETREAS_RESETPIN_Pos) /*!< Bit mask of RESETPIN field. */
Kojto 122:f9eeca106725 3707 #define POWER_RESETREAS_RESETPIN_NotDetected (0UL) /*!< Reset not detected. */
Kojto 122:f9eeca106725 3708 #define POWER_RESETREAS_RESETPIN_Detected (1UL) /*!< Reset detected. */
emilmont 80:8e73be2a2ac1 3709
Kojto 97:433970e64889 3710 /* Register: POWER_RAMSTATUS */
Kojto 97:433970e64889 3711 /* Description: Ram status register. */
Kojto 97:433970e64889 3712
Kojto 97:433970e64889 3713 /* Bit 3 : RAM block 3 status. */
Kojto 97:433970e64889 3714 #define POWER_RAMSTATUS_RAMBLOCK3_Pos (3UL) /*!< Position of RAMBLOCK3 field. */
Kojto 97:433970e64889 3715 #define POWER_RAMSTATUS_RAMBLOCK3_Msk (0x1UL << POWER_RAMSTATUS_RAMBLOCK3_Pos) /*!< Bit mask of RAMBLOCK3 field. */
Kojto 97:433970e64889 3716 #define POWER_RAMSTATUS_RAMBLOCK3_Off (0UL) /*!< RAM block 3 is off or powering up. */
Kojto 97:433970e64889 3717 #define POWER_RAMSTATUS_RAMBLOCK3_On (1UL) /*!< RAM block 3 is on. */
Kojto 97:433970e64889 3718
Kojto 97:433970e64889 3719 /* Bit 2 : RAM block 2 status. */
Kojto 97:433970e64889 3720 #define POWER_RAMSTATUS_RAMBLOCK2_Pos (2UL) /*!< Position of RAMBLOCK2 field. */
Kojto 97:433970e64889 3721 #define POWER_RAMSTATUS_RAMBLOCK2_Msk (0x1UL << POWER_RAMSTATUS_RAMBLOCK2_Pos) /*!< Bit mask of RAMBLOCK2 field. */
Kojto 97:433970e64889 3722 #define POWER_RAMSTATUS_RAMBLOCK2_Off (0UL) /*!< RAM block 2 is off or powering up. */
Kojto 97:433970e64889 3723 #define POWER_RAMSTATUS_RAMBLOCK2_On (1UL) /*!< RAM block 2 is on. */
Kojto 97:433970e64889 3724
Kojto 97:433970e64889 3725 /* Bit 1 : RAM block 1 status. */
Kojto 97:433970e64889 3726 #define POWER_RAMSTATUS_RAMBLOCK1_Pos (1UL) /*!< Position of RAMBLOCK1 field. */
Kojto 97:433970e64889 3727 #define POWER_RAMSTATUS_RAMBLOCK1_Msk (0x1UL << POWER_RAMSTATUS_RAMBLOCK1_Pos) /*!< Bit mask of RAMBLOCK1 field. */
Kojto 97:433970e64889 3728 #define POWER_RAMSTATUS_RAMBLOCK1_Off (0UL) /*!< RAM block 1 is off or powering up. */
Kojto 97:433970e64889 3729 #define POWER_RAMSTATUS_RAMBLOCK1_On (1UL) /*!< RAM block 1 is on. */
Kojto 97:433970e64889 3730
Kojto 97:433970e64889 3731 /* Bit 0 : RAM block 0 status. */
Kojto 97:433970e64889 3732 #define POWER_RAMSTATUS_RAMBLOCK0_Pos (0UL) /*!< Position of RAMBLOCK0 field. */
Kojto 97:433970e64889 3733 #define POWER_RAMSTATUS_RAMBLOCK0_Msk (0x1UL << POWER_RAMSTATUS_RAMBLOCK0_Pos) /*!< Bit mask of RAMBLOCK0 field. */
Kojto 97:433970e64889 3734 #define POWER_RAMSTATUS_RAMBLOCK0_Off (0UL) /*!< RAM block 0 is off or powering up. */
Kojto 97:433970e64889 3735 #define POWER_RAMSTATUS_RAMBLOCK0_On (1UL) /*!< RAM block 0 is on. */
Kojto 97:433970e64889 3736
emilmont 80:8e73be2a2ac1 3737 /* Register: POWER_SYSTEMOFF */
emilmont 80:8e73be2a2ac1 3738 /* Description: System off register. */
emilmont 80:8e73be2a2ac1 3739
emilmont 80:8e73be2a2ac1 3740 /* Bit 0 : Enter system off mode. */
emilmont 80:8e73be2a2ac1 3741 #define POWER_SYSTEMOFF_SYSTEMOFF_Pos (0UL) /*!< Position of SYSTEMOFF field. */
emilmont 80:8e73be2a2ac1 3742 #define POWER_SYSTEMOFF_SYSTEMOFF_Msk (0x1UL << POWER_SYSTEMOFF_SYSTEMOFF_Pos) /*!< Bit mask of SYSTEMOFF field. */
emilmont 80:8e73be2a2ac1 3743 #define POWER_SYSTEMOFF_SYSTEMOFF_Enter (1UL) /*!< Enter system off mode. */
emilmont 80:8e73be2a2ac1 3744
emilmont 80:8e73be2a2ac1 3745 /* Register: POWER_POFCON */
emilmont 80:8e73be2a2ac1 3746 /* Description: Power failure configuration. */
emilmont 80:8e73be2a2ac1 3747
emilmont 80:8e73be2a2ac1 3748 /* Bits 2..1 : Set threshold level. */
emilmont 80:8e73be2a2ac1 3749 #define POWER_POFCON_THRESHOLD_Pos (1UL) /*!< Position of THRESHOLD field. */
emilmont 80:8e73be2a2ac1 3750 #define POWER_POFCON_THRESHOLD_Msk (0x3UL << POWER_POFCON_THRESHOLD_Pos) /*!< Bit mask of THRESHOLD field. */
emilmont 80:8e73be2a2ac1 3751 #define POWER_POFCON_THRESHOLD_V21 (0x00UL) /*!< Set threshold to 2.1Volts. */
emilmont 80:8e73be2a2ac1 3752 #define POWER_POFCON_THRESHOLD_V23 (0x01UL) /*!< Set threshold to 2.3Volts. */
emilmont 80:8e73be2a2ac1 3753 #define POWER_POFCON_THRESHOLD_V25 (0x02UL) /*!< Set threshold to 2.5Volts. */
emilmont 80:8e73be2a2ac1 3754 #define POWER_POFCON_THRESHOLD_V27 (0x03UL) /*!< Set threshold to 2.7Volts. */
emilmont 80:8e73be2a2ac1 3755
emilmont 80:8e73be2a2ac1 3756 /* Bit 0 : Power failure comparator enable. */
emilmont 80:8e73be2a2ac1 3757 #define POWER_POFCON_POF_Pos (0UL) /*!< Position of POF field. */
emilmont 80:8e73be2a2ac1 3758 #define POWER_POFCON_POF_Msk (0x1UL << POWER_POFCON_POF_Pos) /*!< Bit mask of POF field. */
emilmont 80:8e73be2a2ac1 3759 #define POWER_POFCON_POF_Disabled (0UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 3760 #define POWER_POFCON_POF_Enabled (1UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 3761
emilmont 80:8e73be2a2ac1 3762 /* Register: POWER_GPREGRET */
emilmont 80:8e73be2a2ac1 3763 /* Description: General purpose retention register. This register is a retained register. */
emilmont 80:8e73be2a2ac1 3764
emilmont 80:8e73be2a2ac1 3765 /* Bits 7..0 : General purpose retention register. */
emilmont 80:8e73be2a2ac1 3766 #define POWER_GPREGRET_GPREGRET_Pos (0UL) /*!< Position of GPREGRET field. */
emilmont 80:8e73be2a2ac1 3767 #define POWER_GPREGRET_GPREGRET_Msk (0xFFUL << POWER_GPREGRET_GPREGRET_Pos) /*!< Bit mask of GPREGRET field. */
emilmont 80:8e73be2a2ac1 3768
emilmont 80:8e73be2a2ac1 3769 /* Register: POWER_RAMON */
emilmont 80:8e73be2a2ac1 3770 /* Description: Ram on/off. */
emilmont 80:8e73be2a2ac1 3771
emilmont 80:8e73be2a2ac1 3772 /* Bit 17 : RAM block 1 behaviour in OFF mode. */
emilmont 80:8e73be2a2ac1 3773 #define POWER_RAMON_OFFRAM1_Pos (17UL) /*!< Position of OFFRAM1 field. */
emilmont 80:8e73be2a2ac1 3774 #define POWER_RAMON_OFFRAM1_Msk (0x1UL << POWER_RAMON_OFFRAM1_Pos) /*!< Bit mask of OFFRAM1 field. */
emilmont 80:8e73be2a2ac1 3775 #define POWER_RAMON_OFFRAM1_RAM1Off (0UL) /*!< RAM block 1 OFF in OFF mode. */
emilmont 80:8e73be2a2ac1 3776 #define POWER_RAMON_OFFRAM1_RAM1On (1UL) /*!< RAM block 1 ON in OFF mode. */
emilmont 80:8e73be2a2ac1 3777
emilmont 80:8e73be2a2ac1 3778 /* Bit 16 : RAM block 0 behaviour in OFF mode. */
emilmont 80:8e73be2a2ac1 3779 #define POWER_RAMON_OFFRAM0_Pos (16UL) /*!< Position of OFFRAM0 field. */
emilmont 80:8e73be2a2ac1 3780 #define POWER_RAMON_OFFRAM0_Msk (0x1UL << POWER_RAMON_OFFRAM0_Pos) /*!< Bit mask of OFFRAM0 field. */
emilmont 80:8e73be2a2ac1 3781 #define POWER_RAMON_OFFRAM0_RAM0Off (0UL) /*!< RAM block 0 OFF in OFF mode. */
emilmont 80:8e73be2a2ac1 3782 #define POWER_RAMON_OFFRAM0_RAM0On (1UL) /*!< RAM block 0 ON in OFF mode. */
emilmont 80:8e73be2a2ac1 3783
emilmont 80:8e73be2a2ac1 3784 /* Bit 1 : RAM block 1 behaviour in ON mode. */
emilmont 80:8e73be2a2ac1 3785 #define POWER_RAMON_ONRAM1_Pos (1UL) /*!< Position of ONRAM1 field. */
emilmont 80:8e73be2a2ac1 3786 #define POWER_RAMON_ONRAM1_Msk (0x1UL << POWER_RAMON_ONRAM1_Pos) /*!< Bit mask of ONRAM1 field. */
emilmont 80:8e73be2a2ac1 3787 #define POWER_RAMON_ONRAM1_RAM1Off (0UL) /*!< RAM block 1 OFF in ON mode. */
emilmont 80:8e73be2a2ac1 3788 #define POWER_RAMON_ONRAM1_RAM1On (1UL) /*!< RAM block 1 ON in ON mode. */
emilmont 80:8e73be2a2ac1 3789
emilmont 80:8e73be2a2ac1 3790 /* Bit 0 : RAM block 0 behaviour in ON mode. */
emilmont 80:8e73be2a2ac1 3791 #define POWER_RAMON_ONRAM0_Pos (0UL) /*!< Position of ONRAM0 field. */
emilmont 80:8e73be2a2ac1 3792 #define POWER_RAMON_ONRAM0_Msk (0x1UL << POWER_RAMON_ONRAM0_Pos) /*!< Bit mask of ONRAM0 field. */
emilmont 80:8e73be2a2ac1 3793 #define POWER_RAMON_ONRAM0_RAM0Off (0UL) /*!< RAM block 0 OFF in ON mode. */
emilmont 80:8e73be2a2ac1 3794 #define POWER_RAMON_ONRAM0_RAM0On (1UL) /*!< RAM block 0 ON in ON mode. */
emilmont 80:8e73be2a2ac1 3795
emilmont 80:8e73be2a2ac1 3796 /* Register: POWER_RESET */
emilmont 80:8e73be2a2ac1 3797 /* Description: Pin reset functionality configuration register. This register is a retained register. */
emilmont 80:8e73be2a2ac1 3798
Kojto 97:433970e64889 3799 /* Bit 0 : Enable or disable pin reset in debug interface mode. */
emilmont 80:8e73be2a2ac1 3800 #define POWER_RESET_RESET_Pos (0UL) /*!< Position of RESET field. */
emilmont 80:8e73be2a2ac1 3801 #define POWER_RESET_RESET_Msk (0x1UL << POWER_RESET_RESET_Pos) /*!< Bit mask of RESET field. */
emilmont 80:8e73be2a2ac1 3802 #define POWER_RESET_RESET_Disabled (0UL) /*!< Pin reset in debug interface mode disabled. */
emilmont 80:8e73be2a2ac1 3803 #define POWER_RESET_RESET_Enabled (1UL) /*!< Pin reset in debug interface mode enabled. */
emilmont 80:8e73be2a2ac1 3804
Kojto 97:433970e64889 3805 /* Register: POWER_RAMONB */
Kojto 97:433970e64889 3806 /* Description: Ram on/off. */
Kojto 97:433970e64889 3807
Kojto 97:433970e64889 3808 /* Bit 17 : RAM block 3 behaviour in OFF mode. */
Kojto 97:433970e64889 3809 #define POWER_RAMONB_OFFRAM3_Pos (17UL) /*!< Position of OFFRAM3 field. */
Kojto 97:433970e64889 3810 #define POWER_RAMONB_OFFRAM3_Msk (0x1UL << POWER_RAMONB_OFFRAM3_Pos) /*!< Bit mask of OFFRAM3 field. */
Kojto 97:433970e64889 3811 #define POWER_RAMONB_OFFRAM3_RAM3Off (0UL) /*!< RAM block 3 OFF in OFF mode. */
Kojto 97:433970e64889 3812 #define POWER_RAMONB_OFFRAM3_RAM3On (1UL) /*!< RAM block 3 ON in OFF mode. */
Kojto 97:433970e64889 3813
Kojto 97:433970e64889 3814 /* Bit 16 : RAM block 2 behaviour in OFF mode. */
Kojto 97:433970e64889 3815 #define POWER_RAMONB_OFFRAM2_Pos (16UL) /*!< Position of OFFRAM2 field. */
Kojto 97:433970e64889 3816 #define POWER_RAMONB_OFFRAM2_Msk (0x1UL << POWER_RAMONB_OFFRAM2_Pos) /*!< Bit mask of OFFRAM2 field. */
Kojto 97:433970e64889 3817 #define POWER_RAMONB_OFFRAM2_RAM2Off (0UL) /*!< RAM block 2 OFF in OFF mode. */
Kojto 97:433970e64889 3818 #define POWER_RAMONB_OFFRAM2_RAM2On (1UL) /*!< RAM block 2 ON in OFF mode. */
Kojto 97:433970e64889 3819
Kojto 97:433970e64889 3820 /* Bit 1 : RAM block 3 behaviour in ON mode. */
Kojto 97:433970e64889 3821 #define POWER_RAMONB_ONRAM3_Pos (1UL) /*!< Position of ONRAM3 field. */
Kojto 97:433970e64889 3822 #define POWER_RAMONB_ONRAM3_Msk (0x1UL << POWER_RAMONB_ONRAM3_Pos) /*!< Bit mask of ONRAM3 field. */
Kojto 97:433970e64889 3823 #define POWER_RAMONB_ONRAM3_RAM3Off (0UL) /*!< RAM block 33 OFF in ON mode. */
Kojto 97:433970e64889 3824 #define POWER_RAMONB_ONRAM3_RAM3On (1UL) /*!< RAM block 3 ON in ON mode. */
Kojto 97:433970e64889 3825
Kojto 97:433970e64889 3826 /* Bit 0 : RAM block 2 behaviour in ON mode. */
Kojto 97:433970e64889 3827 #define POWER_RAMONB_ONRAM2_Pos (0UL) /*!< Position of ONRAM2 field. */
Kojto 97:433970e64889 3828 #define POWER_RAMONB_ONRAM2_Msk (0x1UL << POWER_RAMONB_ONRAM2_Pos) /*!< Bit mask of ONRAM2 field. */
Kojto 97:433970e64889 3829 #define POWER_RAMONB_ONRAM2_RAM2Off (0UL) /*!< RAM block 2 OFF in ON mode. */
Kojto 97:433970e64889 3830 #define POWER_RAMONB_ONRAM2_RAM2On (1UL) /*!< RAM block 2 ON in ON mode. */
Kojto 97:433970e64889 3831
emilmont 80:8e73be2a2ac1 3832 /* Register: POWER_DCDCEN */
emilmont 80:8e73be2a2ac1 3833 /* Description: DCDC converter enable configuration register. */
emilmont 80:8e73be2a2ac1 3834
emilmont 80:8e73be2a2ac1 3835 /* Bit 0 : Enable DCDC converter. */
emilmont 80:8e73be2a2ac1 3836 #define POWER_DCDCEN_DCDCEN_Pos (0UL) /*!< Position of DCDCEN field. */
emilmont 80:8e73be2a2ac1 3837 #define POWER_DCDCEN_DCDCEN_Msk (0x1UL << POWER_DCDCEN_DCDCEN_Pos) /*!< Bit mask of DCDCEN field. */
emilmont 80:8e73be2a2ac1 3838 #define POWER_DCDCEN_DCDCEN_Disabled (0UL) /*!< DCDC converter disabled. */
emilmont 80:8e73be2a2ac1 3839 #define POWER_DCDCEN_DCDCEN_Enabled (1UL) /*!< DCDC converter enabled. */
emilmont 80:8e73be2a2ac1 3840
Kojto 97:433970e64889 3841 /* Register: POWER_DCDCFORCE */
Kojto 97:433970e64889 3842 /* Description: DCDC power-up force register. */
Kojto 97:433970e64889 3843
Kojto 97:433970e64889 3844 /* Bit 1 : DCDC power-up force on. */
Kojto 97:433970e64889 3845 #define POWER_DCDCFORCE_FORCEON_Pos (1UL) /*!< Position of FORCEON field. */
Kojto 97:433970e64889 3846 #define POWER_DCDCFORCE_FORCEON_Msk (0x1UL << POWER_DCDCFORCE_FORCEON_Pos) /*!< Bit mask of FORCEON field. */
Kojto 97:433970e64889 3847 #define POWER_DCDCFORCE_FORCEON_NoForce (0UL) /*!< No force. */
Kojto 97:433970e64889 3848 #define POWER_DCDCFORCE_FORCEON_Force (1UL) /*!< Force. */
Kojto 97:433970e64889 3849
Kojto 97:433970e64889 3850 /* Bit 0 : DCDC power-up force off. */
Kojto 97:433970e64889 3851 #define POWER_DCDCFORCE_FORCEOFF_Pos (0UL) /*!< Position of FORCEOFF field. */
Kojto 97:433970e64889 3852 #define POWER_DCDCFORCE_FORCEOFF_Msk (0x1UL << POWER_DCDCFORCE_FORCEOFF_Pos) /*!< Bit mask of FORCEOFF field. */
Kojto 97:433970e64889 3853 #define POWER_DCDCFORCE_FORCEOFF_NoForce (0UL) /*!< No force. */
Kojto 97:433970e64889 3854 #define POWER_DCDCFORCE_FORCEOFF_Force (1UL) /*!< Force. */
Kojto 97:433970e64889 3855
emilmont 80:8e73be2a2ac1 3856
emilmont 80:8e73be2a2ac1 3857 /* Peripheral: PPI */
emilmont 80:8e73be2a2ac1 3858 /* Description: PPI controller. */
emilmont 80:8e73be2a2ac1 3859
emilmont 80:8e73be2a2ac1 3860 /* Register: PPI_CHEN */
emilmont 80:8e73be2a2ac1 3861 /* Description: Channel enable. */
emilmont 80:8e73be2a2ac1 3862
emilmont 80:8e73be2a2ac1 3863 /* Bit 31 : Enable PPI channel 31. */
emilmont 80:8e73be2a2ac1 3864 #define PPI_CHEN_CH31_Pos (31UL) /*!< Position of CH31 field. */
emilmont 80:8e73be2a2ac1 3865 #define PPI_CHEN_CH31_Msk (0x1UL << PPI_CHEN_CH31_Pos) /*!< Bit mask of CH31 field. */
emilmont 80:8e73be2a2ac1 3866 #define PPI_CHEN_CH31_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3867 #define PPI_CHEN_CH31_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3868
emilmont 80:8e73be2a2ac1 3869 /* Bit 30 : Enable PPI channel 30. */
emilmont 80:8e73be2a2ac1 3870 #define PPI_CHEN_CH30_Pos (30UL) /*!< Position of CH30 field. */
emilmont 80:8e73be2a2ac1 3871 #define PPI_CHEN_CH30_Msk (0x1UL << PPI_CHEN_CH30_Pos) /*!< Bit mask of CH30 field. */
emilmont 80:8e73be2a2ac1 3872 #define PPI_CHEN_CH30_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3873 #define PPI_CHEN_CH30_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3874
emilmont 80:8e73be2a2ac1 3875 /* Bit 29 : Enable PPI channel 29. */
emilmont 80:8e73be2a2ac1 3876 #define PPI_CHEN_CH29_Pos (29UL) /*!< Position of CH29 field. */
emilmont 80:8e73be2a2ac1 3877 #define PPI_CHEN_CH29_Msk (0x1UL << PPI_CHEN_CH29_Pos) /*!< Bit mask of CH29 field. */
emilmont 80:8e73be2a2ac1 3878 #define PPI_CHEN_CH29_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3879 #define PPI_CHEN_CH29_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3880
emilmont 80:8e73be2a2ac1 3881 /* Bit 28 : Enable PPI channel 28. */
emilmont 80:8e73be2a2ac1 3882 #define PPI_CHEN_CH28_Pos (28UL) /*!< Position of CH28 field. */
emilmont 80:8e73be2a2ac1 3883 #define PPI_CHEN_CH28_Msk (0x1UL << PPI_CHEN_CH28_Pos) /*!< Bit mask of CH28 field. */
emilmont 80:8e73be2a2ac1 3884 #define PPI_CHEN_CH28_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3885 #define PPI_CHEN_CH28_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3886
emilmont 80:8e73be2a2ac1 3887 /* Bit 27 : Enable PPI channel 27. */
emilmont 80:8e73be2a2ac1 3888 #define PPI_CHEN_CH27_Pos (27UL) /*!< Position of CH27 field. */
emilmont 80:8e73be2a2ac1 3889 #define PPI_CHEN_CH27_Msk (0x1UL << PPI_CHEN_CH27_Pos) /*!< Bit mask of CH27 field. */
emilmont 80:8e73be2a2ac1 3890 #define PPI_CHEN_CH27_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3891 #define PPI_CHEN_CH27_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3892
emilmont 80:8e73be2a2ac1 3893 /* Bit 26 : Enable PPI channel 26. */
emilmont 80:8e73be2a2ac1 3894 #define PPI_CHEN_CH26_Pos (26UL) /*!< Position of CH26 field. */
emilmont 80:8e73be2a2ac1 3895 #define PPI_CHEN_CH26_Msk (0x1UL << PPI_CHEN_CH26_Pos) /*!< Bit mask of CH26 field. */
emilmont 80:8e73be2a2ac1 3896 #define PPI_CHEN_CH26_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3897 #define PPI_CHEN_CH26_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3898
emilmont 80:8e73be2a2ac1 3899 /* Bit 25 : Enable PPI channel 25. */
emilmont 80:8e73be2a2ac1 3900 #define PPI_CHEN_CH25_Pos (25UL) /*!< Position of CH25 field. */
emilmont 80:8e73be2a2ac1 3901 #define PPI_CHEN_CH25_Msk (0x1UL << PPI_CHEN_CH25_Pos) /*!< Bit mask of CH25 field. */
emilmont 80:8e73be2a2ac1 3902 #define PPI_CHEN_CH25_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3903 #define PPI_CHEN_CH25_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3904
emilmont 80:8e73be2a2ac1 3905 /* Bit 24 : Enable PPI channel 24. */
emilmont 80:8e73be2a2ac1 3906 #define PPI_CHEN_CH24_Pos (24UL) /*!< Position of CH24 field. */
emilmont 80:8e73be2a2ac1 3907 #define PPI_CHEN_CH24_Msk (0x1UL << PPI_CHEN_CH24_Pos) /*!< Bit mask of CH24 field. */
emilmont 80:8e73be2a2ac1 3908 #define PPI_CHEN_CH24_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3909 #define PPI_CHEN_CH24_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3910
emilmont 80:8e73be2a2ac1 3911 /* Bit 23 : Enable PPI channel 23. */
emilmont 80:8e73be2a2ac1 3912 #define PPI_CHEN_CH23_Pos (23UL) /*!< Position of CH23 field. */
emilmont 80:8e73be2a2ac1 3913 #define PPI_CHEN_CH23_Msk (0x1UL << PPI_CHEN_CH23_Pos) /*!< Bit mask of CH23 field. */
emilmont 80:8e73be2a2ac1 3914 #define PPI_CHEN_CH23_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3915 #define PPI_CHEN_CH23_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3916
emilmont 80:8e73be2a2ac1 3917 /* Bit 22 : Enable PPI channel 22. */
emilmont 80:8e73be2a2ac1 3918 #define PPI_CHEN_CH22_Pos (22UL) /*!< Position of CH22 field. */
emilmont 80:8e73be2a2ac1 3919 #define PPI_CHEN_CH22_Msk (0x1UL << PPI_CHEN_CH22_Pos) /*!< Bit mask of CH22 field. */
emilmont 80:8e73be2a2ac1 3920 #define PPI_CHEN_CH22_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3921 #define PPI_CHEN_CH22_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3922
emilmont 80:8e73be2a2ac1 3923 /* Bit 21 : Enable PPI channel 21. */
emilmont 80:8e73be2a2ac1 3924 #define PPI_CHEN_CH21_Pos (21UL) /*!< Position of CH21 field. */
emilmont 80:8e73be2a2ac1 3925 #define PPI_CHEN_CH21_Msk (0x1UL << PPI_CHEN_CH21_Pos) /*!< Bit mask of CH21 field. */
emilmont 80:8e73be2a2ac1 3926 #define PPI_CHEN_CH21_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3927 #define PPI_CHEN_CH21_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3928
emilmont 80:8e73be2a2ac1 3929 /* Bit 20 : Enable PPI channel 20. */
emilmont 80:8e73be2a2ac1 3930 #define PPI_CHEN_CH20_Pos (20UL) /*!< Position of CH20 field. */
emilmont 80:8e73be2a2ac1 3931 #define PPI_CHEN_CH20_Msk (0x1UL << PPI_CHEN_CH20_Pos) /*!< Bit mask of CH20 field. */
emilmont 80:8e73be2a2ac1 3932 #define PPI_CHEN_CH20_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3933 #define PPI_CHEN_CH20_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3934
emilmont 80:8e73be2a2ac1 3935 /* Bit 15 : Enable PPI channel 15. */
emilmont 80:8e73be2a2ac1 3936 #define PPI_CHEN_CH15_Pos (15UL) /*!< Position of CH15 field. */
emilmont 80:8e73be2a2ac1 3937 #define PPI_CHEN_CH15_Msk (0x1UL << PPI_CHEN_CH15_Pos) /*!< Bit mask of CH15 field. */
emilmont 80:8e73be2a2ac1 3938 #define PPI_CHEN_CH15_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3939 #define PPI_CHEN_CH15_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3940
emilmont 80:8e73be2a2ac1 3941 /* Bit 14 : Enable PPI channel 14. */
emilmont 80:8e73be2a2ac1 3942 #define PPI_CHEN_CH14_Pos (14UL) /*!< Position of CH14 field. */
emilmont 80:8e73be2a2ac1 3943 #define PPI_CHEN_CH14_Msk (0x1UL << PPI_CHEN_CH14_Pos) /*!< Bit mask of CH14 field. */
emilmont 80:8e73be2a2ac1 3944 #define PPI_CHEN_CH14_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3945 #define PPI_CHEN_CH14_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3946
emilmont 80:8e73be2a2ac1 3947 /* Bit 13 : Enable PPI channel 13. */
emilmont 80:8e73be2a2ac1 3948 #define PPI_CHEN_CH13_Pos (13UL) /*!< Position of CH13 field. */
emilmont 80:8e73be2a2ac1 3949 #define PPI_CHEN_CH13_Msk (0x1UL << PPI_CHEN_CH13_Pos) /*!< Bit mask of CH13 field. */
emilmont 80:8e73be2a2ac1 3950 #define PPI_CHEN_CH13_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3951 #define PPI_CHEN_CH13_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3952
emilmont 80:8e73be2a2ac1 3953 /* Bit 12 : Enable PPI channel 12. */
emilmont 80:8e73be2a2ac1 3954 #define PPI_CHEN_CH12_Pos (12UL) /*!< Position of CH12 field. */
emilmont 80:8e73be2a2ac1 3955 #define PPI_CHEN_CH12_Msk (0x1UL << PPI_CHEN_CH12_Pos) /*!< Bit mask of CH12 field. */
emilmont 80:8e73be2a2ac1 3956 #define PPI_CHEN_CH12_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3957 #define PPI_CHEN_CH12_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3958
emilmont 80:8e73be2a2ac1 3959 /* Bit 11 : Enable PPI channel 11. */
emilmont 80:8e73be2a2ac1 3960 #define PPI_CHEN_CH11_Pos (11UL) /*!< Position of CH11 field. */
emilmont 80:8e73be2a2ac1 3961 #define PPI_CHEN_CH11_Msk (0x1UL << PPI_CHEN_CH11_Pos) /*!< Bit mask of CH11 field. */
emilmont 80:8e73be2a2ac1 3962 #define PPI_CHEN_CH11_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3963 #define PPI_CHEN_CH11_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3964
emilmont 80:8e73be2a2ac1 3965 /* Bit 10 : Enable PPI channel 10. */
emilmont 80:8e73be2a2ac1 3966 #define PPI_CHEN_CH10_Pos (10UL) /*!< Position of CH10 field. */
emilmont 80:8e73be2a2ac1 3967 #define PPI_CHEN_CH10_Msk (0x1UL << PPI_CHEN_CH10_Pos) /*!< Bit mask of CH10 field. */
emilmont 80:8e73be2a2ac1 3968 #define PPI_CHEN_CH10_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3969 #define PPI_CHEN_CH10_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3970
emilmont 80:8e73be2a2ac1 3971 /* Bit 9 : Enable PPI channel 9. */
emilmont 80:8e73be2a2ac1 3972 #define PPI_CHEN_CH9_Pos (9UL) /*!< Position of CH9 field. */
emilmont 80:8e73be2a2ac1 3973 #define PPI_CHEN_CH9_Msk (0x1UL << PPI_CHEN_CH9_Pos) /*!< Bit mask of CH9 field. */
emilmont 80:8e73be2a2ac1 3974 #define PPI_CHEN_CH9_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3975 #define PPI_CHEN_CH9_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3976
emilmont 80:8e73be2a2ac1 3977 /* Bit 8 : Enable PPI channel 8. */
emilmont 80:8e73be2a2ac1 3978 #define PPI_CHEN_CH8_Pos (8UL) /*!< Position of CH8 field. */
emilmont 80:8e73be2a2ac1 3979 #define PPI_CHEN_CH8_Msk (0x1UL << PPI_CHEN_CH8_Pos) /*!< Bit mask of CH8 field. */
emilmont 80:8e73be2a2ac1 3980 #define PPI_CHEN_CH8_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3981 #define PPI_CHEN_CH8_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3982
emilmont 80:8e73be2a2ac1 3983 /* Bit 7 : Enable PPI channel 7. */
emilmont 80:8e73be2a2ac1 3984 #define PPI_CHEN_CH7_Pos (7UL) /*!< Position of CH7 field. */
emilmont 80:8e73be2a2ac1 3985 #define PPI_CHEN_CH7_Msk (0x1UL << PPI_CHEN_CH7_Pos) /*!< Bit mask of CH7 field. */
emilmont 80:8e73be2a2ac1 3986 #define PPI_CHEN_CH7_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3987 #define PPI_CHEN_CH7_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3988
emilmont 80:8e73be2a2ac1 3989 /* Bit 6 : Enable PPI channel 6. */
emilmont 80:8e73be2a2ac1 3990 #define PPI_CHEN_CH6_Pos (6UL) /*!< Position of CH6 field. */
emilmont 80:8e73be2a2ac1 3991 #define PPI_CHEN_CH6_Msk (0x1UL << PPI_CHEN_CH6_Pos) /*!< Bit mask of CH6 field. */
emilmont 80:8e73be2a2ac1 3992 #define PPI_CHEN_CH6_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3993 #define PPI_CHEN_CH6_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 3994
emilmont 80:8e73be2a2ac1 3995 /* Bit 5 : Enable PPI channel 5. */
emilmont 80:8e73be2a2ac1 3996 #define PPI_CHEN_CH5_Pos (5UL) /*!< Position of CH5 field. */
emilmont 80:8e73be2a2ac1 3997 #define PPI_CHEN_CH5_Msk (0x1UL << PPI_CHEN_CH5_Pos) /*!< Bit mask of CH5 field. */
emilmont 80:8e73be2a2ac1 3998 #define PPI_CHEN_CH5_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 3999 #define PPI_CHEN_CH5_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4000
emilmont 80:8e73be2a2ac1 4001 /* Bit 4 : Enable PPI channel 4. */
emilmont 80:8e73be2a2ac1 4002 #define PPI_CHEN_CH4_Pos (4UL) /*!< Position of CH4 field. */
emilmont 80:8e73be2a2ac1 4003 #define PPI_CHEN_CH4_Msk (0x1UL << PPI_CHEN_CH4_Pos) /*!< Bit mask of CH4 field. */
emilmont 80:8e73be2a2ac1 4004 #define PPI_CHEN_CH4_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4005 #define PPI_CHEN_CH4_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4006
emilmont 80:8e73be2a2ac1 4007 /* Bit 3 : Enable PPI channel 3. */
emilmont 80:8e73be2a2ac1 4008 #define PPI_CHEN_CH3_Pos (3UL) /*!< Position of CH3 field. */
emilmont 80:8e73be2a2ac1 4009 #define PPI_CHEN_CH3_Msk (0x1UL << PPI_CHEN_CH3_Pos) /*!< Bit mask of CH3 field. */
emilmont 80:8e73be2a2ac1 4010 #define PPI_CHEN_CH3_Disabled (0UL) /*!< Channel disabled */
emilmont 80:8e73be2a2ac1 4011 #define PPI_CHEN_CH3_Enabled (1UL) /*!< Channel enabled */
emilmont 80:8e73be2a2ac1 4012
emilmont 80:8e73be2a2ac1 4013 /* Bit 2 : Enable PPI channel 2. */
emilmont 80:8e73be2a2ac1 4014 #define PPI_CHEN_CH2_Pos (2UL) /*!< Position of CH2 field. */
emilmont 80:8e73be2a2ac1 4015 #define PPI_CHEN_CH2_Msk (0x1UL << PPI_CHEN_CH2_Pos) /*!< Bit mask of CH2 field. */
emilmont 80:8e73be2a2ac1 4016 #define PPI_CHEN_CH2_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4017 #define PPI_CHEN_CH2_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4018
emilmont 80:8e73be2a2ac1 4019 /* Bit 1 : Enable PPI channel 1. */
emilmont 80:8e73be2a2ac1 4020 #define PPI_CHEN_CH1_Pos (1UL) /*!< Position of CH1 field. */
emilmont 80:8e73be2a2ac1 4021 #define PPI_CHEN_CH1_Msk (0x1UL << PPI_CHEN_CH1_Pos) /*!< Bit mask of CH1 field. */
emilmont 80:8e73be2a2ac1 4022 #define PPI_CHEN_CH1_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4023 #define PPI_CHEN_CH1_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4024
emilmont 80:8e73be2a2ac1 4025 /* Bit 0 : Enable PPI channel 0. */
emilmont 80:8e73be2a2ac1 4026 #define PPI_CHEN_CH0_Pos (0UL) /*!< Position of CH0 field. */
emilmont 80:8e73be2a2ac1 4027 #define PPI_CHEN_CH0_Msk (0x1UL << PPI_CHEN_CH0_Pos) /*!< Bit mask of CH0 field. */
emilmont 80:8e73be2a2ac1 4028 #define PPI_CHEN_CH0_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4029 #define PPI_CHEN_CH0_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4030
emilmont 80:8e73be2a2ac1 4031 /* Register: PPI_CHENSET */
emilmont 80:8e73be2a2ac1 4032 /* Description: Channel enable set. */
emilmont 80:8e73be2a2ac1 4033
emilmont 80:8e73be2a2ac1 4034 /* Bit 31 : Enable PPI channel 31. */
emilmont 80:8e73be2a2ac1 4035 #define PPI_CHENSET_CH31_Pos (31UL) /*!< Position of CH31 field. */
emilmont 80:8e73be2a2ac1 4036 #define PPI_CHENSET_CH31_Msk (0x1UL << PPI_CHENSET_CH31_Pos) /*!< Bit mask of CH31 field. */
emilmont 80:8e73be2a2ac1 4037 #define PPI_CHENSET_CH31_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4038 #define PPI_CHENSET_CH31_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4039 #define PPI_CHENSET_CH31_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4040
emilmont 80:8e73be2a2ac1 4041 /* Bit 30 : Enable PPI channel 30. */
emilmont 80:8e73be2a2ac1 4042 #define PPI_CHENSET_CH30_Pos (30UL) /*!< Position of CH30 field. */
emilmont 80:8e73be2a2ac1 4043 #define PPI_CHENSET_CH30_Msk (0x1UL << PPI_CHENSET_CH30_Pos) /*!< Bit mask of CH30 field. */
emilmont 80:8e73be2a2ac1 4044 #define PPI_CHENSET_CH30_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4045 #define PPI_CHENSET_CH30_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4046 #define PPI_CHENSET_CH30_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4047
emilmont 80:8e73be2a2ac1 4048 /* Bit 29 : Enable PPI channel 29. */
emilmont 80:8e73be2a2ac1 4049 #define PPI_CHENSET_CH29_Pos (29UL) /*!< Position of CH29 field. */
emilmont 80:8e73be2a2ac1 4050 #define PPI_CHENSET_CH29_Msk (0x1UL << PPI_CHENSET_CH29_Pos) /*!< Bit mask of CH29 field. */
emilmont 80:8e73be2a2ac1 4051 #define PPI_CHENSET_CH29_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4052 #define PPI_CHENSET_CH29_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4053 #define PPI_CHENSET_CH29_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4054
emilmont 80:8e73be2a2ac1 4055 /* Bit 28 : Enable PPI channel 28. */
emilmont 80:8e73be2a2ac1 4056 #define PPI_CHENSET_CH28_Pos (28UL) /*!< Position of CH28 field. */
emilmont 80:8e73be2a2ac1 4057 #define PPI_CHENSET_CH28_Msk (0x1UL << PPI_CHENSET_CH28_Pos) /*!< Bit mask of CH28 field. */
emilmont 80:8e73be2a2ac1 4058 #define PPI_CHENSET_CH28_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4059 #define PPI_CHENSET_CH28_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4060 #define PPI_CHENSET_CH28_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4061
emilmont 80:8e73be2a2ac1 4062 /* Bit 27 : Enable PPI channel 27. */
emilmont 80:8e73be2a2ac1 4063 #define PPI_CHENSET_CH27_Pos (27UL) /*!< Position of CH27 field. */
emilmont 80:8e73be2a2ac1 4064 #define PPI_CHENSET_CH27_Msk (0x1UL << PPI_CHENSET_CH27_Pos) /*!< Bit mask of CH27 field. */
emilmont 80:8e73be2a2ac1 4065 #define PPI_CHENSET_CH27_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4066 #define PPI_CHENSET_CH27_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4067 #define PPI_CHENSET_CH27_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4068
emilmont 80:8e73be2a2ac1 4069 /* Bit 26 : Enable PPI channel 26. */
emilmont 80:8e73be2a2ac1 4070 #define PPI_CHENSET_CH26_Pos (26UL) /*!< Position of CH26 field. */
emilmont 80:8e73be2a2ac1 4071 #define PPI_CHENSET_CH26_Msk (0x1UL << PPI_CHENSET_CH26_Pos) /*!< Bit mask of CH26 field. */
emilmont 80:8e73be2a2ac1 4072 #define PPI_CHENSET_CH26_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4073 #define PPI_CHENSET_CH26_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4074 #define PPI_CHENSET_CH26_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4075
emilmont 80:8e73be2a2ac1 4076 /* Bit 25 : Enable PPI channel 25. */
emilmont 80:8e73be2a2ac1 4077 #define PPI_CHENSET_CH25_Pos (25UL) /*!< Position of CH25 field. */
emilmont 80:8e73be2a2ac1 4078 #define PPI_CHENSET_CH25_Msk (0x1UL << PPI_CHENSET_CH25_Pos) /*!< Bit mask of CH25 field. */
emilmont 80:8e73be2a2ac1 4079 #define PPI_CHENSET_CH25_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4080 #define PPI_CHENSET_CH25_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4081 #define PPI_CHENSET_CH25_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4082
emilmont 80:8e73be2a2ac1 4083 /* Bit 24 : Enable PPI channel 24. */
emilmont 80:8e73be2a2ac1 4084 #define PPI_CHENSET_CH24_Pos (24UL) /*!< Position of CH24 field. */
emilmont 80:8e73be2a2ac1 4085 #define PPI_CHENSET_CH24_Msk (0x1UL << PPI_CHENSET_CH24_Pos) /*!< Bit mask of CH24 field. */
emilmont 80:8e73be2a2ac1 4086 #define PPI_CHENSET_CH24_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4087 #define PPI_CHENSET_CH24_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4088 #define PPI_CHENSET_CH24_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4089
emilmont 80:8e73be2a2ac1 4090 /* Bit 23 : Enable PPI channel 23. */
emilmont 80:8e73be2a2ac1 4091 #define PPI_CHENSET_CH23_Pos (23UL) /*!< Position of CH23 field. */
emilmont 80:8e73be2a2ac1 4092 #define PPI_CHENSET_CH23_Msk (0x1UL << PPI_CHENSET_CH23_Pos) /*!< Bit mask of CH23 field. */
emilmont 80:8e73be2a2ac1 4093 #define PPI_CHENSET_CH23_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4094 #define PPI_CHENSET_CH23_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4095 #define PPI_CHENSET_CH23_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4096
emilmont 80:8e73be2a2ac1 4097 /* Bit 22 : Enable PPI channel 22. */
emilmont 80:8e73be2a2ac1 4098 #define PPI_CHENSET_CH22_Pos (22UL) /*!< Position of CH22 field. */
emilmont 80:8e73be2a2ac1 4099 #define PPI_CHENSET_CH22_Msk (0x1UL << PPI_CHENSET_CH22_Pos) /*!< Bit mask of CH22 field. */
emilmont 80:8e73be2a2ac1 4100 #define PPI_CHENSET_CH22_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4101 #define PPI_CHENSET_CH22_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4102 #define PPI_CHENSET_CH22_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4103
emilmont 80:8e73be2a2ac1 4104 /* Bit 21 : Enable PPI channel 21. */
emilmont 80:8e73be2a2ac1 4105 #define PPI_CHENSET_CH21_Pos (21UL) /*!< Position of CH21 field. */
emilmont 80:8e73be2a2ac1 4106 #define PPI_CHENSET_CH21_Msk (0x1UL << PPI_CHENSET_CH21_Pos) /*!< Bit mask of CH21 field. */
emilmont 80:8e73be2a2ac1 4107 #define PPI_CHENSET_CH21_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4108 #define PPI_CHENSET_CH21_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4109 #define PPI_CHENSET_CH21_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4110
emilmont 80:8e73be2a2ac1 4111 /* Bit 20 : Enable PPI channel 20. */
emilmont 80:8e73be2a2ac1 4112 #define PPI_CHENSET_CH20_Pos (20UL) /*!< Position of CH20 field. */
emilmont 80:8e73be2a2ac1 4113 #define PPI_CHENSET_CH20_Msk (0x1UL << PPI_CHENSET_CH20_Pos) /*!< Bit mask of CH20 field. */
emilmont 80:8e73be2a2ac1 4114 #define PPI_CHENSET_CH20_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4115 #define PPI_CHENSET_CH20_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4116 #define PPI_CHENSET_CH20_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4117
emilmont 80:8e73be2a2ac1 4118 /* Bit 15 : Enable PPI channel 15. */
emilmont 80:8e73be2a2ac1 4119 #define PPI_CHENSET_CH15_Pos (15UL) /*!< Position of CH15 field. */
emilmont 80:8e73be2a2ac1 4120 #define PPI_CHENSET_CH15_Msk (0x1UL << PPI_CHENSET_CH15_Pos) /*!< Bit mask of CH15 field. */
emilmont 80:8e73be2a2ac1 4121 #define PPI_CHENSET_CH15_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4122 #define PPI_CHENSET_CH15_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4123 #define PPI_CHENSET_CH15_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4124
emilmont 80:8e73be2a2ac1 4125 /* Bit 14 : Enable PPI channel 14. */
emilmont 80:8e73be2a2ac1 4126 #define PPI_CHENSET_CH14_Pos (14UL) /*!< Position of CH14 field. */
emilmont 80:8e73be2a2ac1 4127 #define PPI_CHENSET_CH14_Msk (0x1UL << PPI_CHENSET_CH14_Pos) /*!< Bit mask of CH14 field. */
emilmont 80:8e73be2a2ac1 4128 #define PPI_CHENSET_CH14_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4129 #define PPI_CHENSET_CH14_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4130 #define PPI_CHENSET_CH14_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4131
emilmont 80:8e73be2a2ac1 4132 /* Bit 13 : Enable PPI channel 13. */
emilmont 80:8e73be2a2ac1 4133 #define PPI_CHENSET_CH13_Pos (13UL) /*!< Position of CH13 field. */
emilmont 80:8e73be2a2ac1 4134 #define PPI_CHENSET_CH13_Msk (0x1UL << PPI_CHENSET_CH13_Pos) /*!< Bit mask of CH13 field. */
emilmont 80:8e73be2a2ac1 4135 #define PPI_CHENSET_CH13_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4136 #define PPI_CHENSET_CH13_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4137 #define PPI_CHENSET_CH13_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4138
emilmont 80:8e73be2a2ac1 4139 /* Bit 12 : Enable PPI channel 12. */
emilmont 80:8e73be2a2ac1 4140 #define PPI_CHENSET_CH12_Pos (12UL) /*!< Position of CH12 field. */
emilmont 80:8e73be2a2ac1 4141 #define PPI_CHENSET_CH12_Msk (0x1UL << PPI_CHENSET_CH12_Pos) /*!< Bit mask of CH12 field. */
emilmont 80:8e73be2a2ac1 4142 #define PPI_CHENSET_CH12_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4143 #define PPI_CHENSET_CH12_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4144 #define PPI_CHENSET_CH12_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4145
emilmont 80:8e73be2a2ac1 4146 /* Bit 11 : Enable PPI channel 11. */
emilmont 80:8e73be2a2ac1 4147 #define PPI_CHENSET_CH11_Pos (11UL) /*!< Position of CH11 field. */
emilmont 80:8e73be2a2ac1 4148 #define PPI_CHENSET_CH11_Msk (0x1UL << PPI_CHENSET_CH11_Pos) /*!< Bit mask of CH11 field. */
emilmont 80:8e73be2a2ac1 4149 #define PPI_CHENSET_CH11_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4150 #define PPI_CHENSET_CH11_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4151 #define PPI_CHENSET_CH11_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4152
emilmont 80:8e73be2a2ac1 4153 /* Bit 10 : Enable PPI channel 10. */
emilmont 80:8e73be2a2ac1 4154 #define PPI_CHENSET_CH10_Pos (10UL) /*!< Position of CH10 field. */
emilmont 80:8e73be2a2ac1 4155 #define PPI_CHENSET_CH10_Msk (0x1UL << PPI_CHENSET_CH10_Pos) /*!< Bit mask of CH10 field. */
emilmont 80:8e73be2a2ac1 4156 #define PPI_CHENSET_CH10_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4157 #define PPI_CHENSET_CH10_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4158 #define PPI_CHENSET_CH10_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4159
emilmont 80:8e73be2a2ac1 4160 /* Bit 9 : Enable PPI channel 9. */
emilmont 80:8e73be2a2ac1 4161 #define PPI_CHENSET_CH9_Pos (9UL) /*!< Position of CH9 field. */
emilmont 80:8e73be2a2ac1 4162 #define PPI_CHENSET_CH9_Msk (0x1UL << PPI_CHENSET_CH9_Pos) /*!< Bit mask of CH9 field. */
emilmont 80:8e73be2a2ac1 4163 #define PPI_CHENSET_CH9_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4164 #define PPI_CHENSET_CH9_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4165 #define PPI_CHENSET_CH9_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4166
emilmont 80:8e73be2a2ac1 4167 /* Bit 8 : Enable PPI channel 8. */
emilmont 80:8e73be2a2ac1 4168 #define PPI_CHENSET_CH8_Pos (8UL) /*!< Position of CH8 field. */
emilmont 80:8e73be2a2ac1 4169 #define PPI_CHENSET_CH8_Msk (0x1UL << PPI_CHENSET_CH8_Pos) /*!< Bit mask of CH8 field. */
emilmont 80:8e73be2a2ac1 4170 #define PPI_CHENSET_CH8_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4171 #define PPI_CHENSET_CH8_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4172 #define PPI_CHENSET_CH8_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4173
emilmont 80:8e73be2a2ac1 4174 /* Bit 7 : Enable PPI channel 7. */
emilmont 80:8e73be2a2ac1 4175 #define PPI_CHENSET_CH7_Pos (7UL) /*!< Position of CH7 field. */
emilmont 80:8e73be2a2ac1 4176 #define PPI_CHENSET_CH7_Msk (0x1UL << PPI_CHENSET_CH7_Pos) /*!< Bit mask of CH7 field. */
emilmont 80:8e73be2a2ac1 4177 #define PPI_CHENSET_CH7_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4178 #define PPI_CHENSET_CH7_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4179 #define PPI_CHENSET_CH7_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4180
emilmont 80:8e73be2a2ac1 4181 /* Bit 6 : Enable PPI channel 6. */
emilmont 80:8e73be2a2ac1 4182 #define PPI_CHENSET_CH6_Pos (6UL) /*!< Position of CH6 field. */
emilmont 80:8e73be2a2ac1 4183 #define PPI_CHENSET_CH6_Msk (0x1UL << PPI_CHENSET_CH6_Pos) /*!< Bit mask of CH6 field. */
emilmont 80:8e73be2a2ac1 4184 #define PPI_CHENSET_CH6_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4185 #define PPI_CHENSET_CH6_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4186 #define PPI_CHENSET_CH6_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4187
emilmont 80:8e73be2a2ac1 4188 /* Bit 5 : Enable PPI channel 5. */
emilmont 80:8e73be2a2ac1 4189 #define PPI_CHENSET_CH5_Pos (5UL) /*!< Position of CH5 field. */
emilmont 80:8e73be2a2ac1 4190 #define PPI_CHENSET_CH5_Msk (0x1UL << PPI_CHENSET_CH5_Pos) /*!< Bit mask of CH5 field. */
emilmont 80:8e73be2a2ac1 4191 #define PPI_CHENSET_CH5_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4192 #define PPI_CHENSET_CH5_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4193 #define PPI_CHENSET_CH5_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4194
emilmont 80:8e73be2a2ac1 4195 /* Bit 4 : Enable PPI channel 4. */
emilmont 80:8e73be2a2ac1 4196 #define PPI_CHENSET_CH4_Pos (4UL) /*!< Position of CH4 field. */
emilmont 80:8e73be2a2ac1 4197 #define PPI_CHENSET_CH4_Msk (0x1UL << PPI_CHENSET_CH4_Pos) /*!< Bit mask of CH4 field. */
emilmont 80:8e73be2a2ac1 4198 #define PPI_CHENSET_CH4_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4199 #define PPI_CHENSET_CH4_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4200 #define PPI_CHENSET_CH4_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4201
emilmont 80:8e73be2a2ac1 4202 /* Bit 3 : Enable PPI channel 3. */
emilmont 80:8e73be2a2ac1 4203 #define PPI_CHENSET_CH3_Pos (3UL) /*!< Position of CH3 field. */
emilmont 80:8e73be2a2ac1 4204 #define PPI_CHENSET_CH3_Msk (0x1UL << PPI_CHENSET_CH3_Pos) /*!< Bit mask of CH3 field. */
emilmont 80:8e73be2a2ac1 4205 #define PPI_CHENSET_CH3_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4206 #define PPI_CHENSET_CH3_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4207 #define PPI_CHENSET_CH3_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4208
emilmont 80:8e73be2a2ac1 4209 /* Bit 2 : Enable PPI channel 2. */
emilmont 80:8e73be2a2ac1 4210 #define PPI_CHENSET_CH2_Pos (2UL) /*!< Position of CH2 field. */
emilmont 80:8e73be2a2ac1 4211 #define PPI_CHENSET_CH2_Msk (0x1UL << PPI_CHENSET_CH2_Pos) /*!< Bit mask of CH2 field. */
emilmont 80:8e73be2a2ac1 4212 #define PPI_CHENSET_CH2_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4213 #define PPI_CHENSET_CH2_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4214 #define PPI_CHENSET_CH2_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4215
emilmont 80:8e73be2a2ac1 4216 /* Bit 1 : Enable PPI channel 1. */
emilmont 80:8e73be2a2ac1 4217 #define PPI_CHENSET_CH1_Pos (1UL) /*!< Position of CH1 field. */
emilmont 80:8e73be2a2ac1 4218 #define PPI_CHENSET_CH1_Msk (0x1UL << PPI_CHENSET_CH1_Pos) /*!< Bit mask of CH1 field. */
emilmont 80:8e73be2a2ac1 4219 #define PPI_CHENSET_CH1_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4220 #define PPI_CHENSET_CH1_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4221 #define PPI_CHENSET_CH1_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4222
emilmont 80:8e73be2a2ac1 4223 /* Bit 0 : Enable PPI channel 0. */
emilmont 80:8e73be2a2ac1 4224 #define PPI_CHENSET_CH0_Pos (0UL) /*!< Position of CH0 field. */
emilmont 80:8e73be2a2ac1 4225 #define PPI_CHENSET_CH0_Msk (0x1UL << PPI_CHENSET_CH0_Pos) /*!< Bit mask of CH0 field. */
emilmont 80:8e73be2a2ac1 4226 #define PPI_CHENSET_CH0_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4227 #define PPI_CHENSET_CH0_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4228 #define PPI_CHENSET_CH0_Set (1UL) /*!< Enable channel on write. */
emilmont 80:8e73be2a2ac1 4229
emilmont 80:8e73be2a2ac1 4230 /* Register: PPI_CHENCLR */
emilmont 80:8e73be2a2ac1 4231 /* Description: Channel enable clear. */
emilmont 80:8e73be2a2ac1 4232
emilmont 80:8e73be2a2ac1 4233 /* Bit 31 : Disable PPI channel 31. */
emilmont 80:8e73be2a2ac1 4234 #define PPI_CHENCLR_CH31_Pos (31UL) /*!< Position of CH31 field. */
emilmont 80:8e73be2a2ac1 4235 #define PPI_CHENCLR_CH31_Msk (0x1UL << PPI_CHENCLR_CH31_Pos) /*!< Bit mask of CH31 field. */
emilmont 80:8e73be2a2ac1 4236 #define PPI_CHENCLR_CH31_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4237 #define PPI_CHENCLR_CH31_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4238 #define PPI_CHENCLR_CH31_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4239
emilmont 80:8e73be2a2ac1 4240 /* Bit 30 : Disable PPI channel 30. */
emilmont 80:8e73be2a2ac1 4241 #define PPI_CHENCLR_CH30_Pos (30UL) /*!< Position of CH30 field. */
emilmont 80:8e73be2a2ac1 4242 #define PPI_CHENCLR_CH30_Msk (0x1UL << PPI_CHENCLR_CH30_Pos) /*!< Bit mask of CH30 field. */
emilmont 80:8e73be2a2ac1 4243 #define PPI_CHENCLR_CH30_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4244 #define PPI_CHENCLR_CH30_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4245 #define PPI_CHENCLR_CH30_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4246
emilmont 80:8e73be2a2ac1 4247 /* Bit 29 : Disable PPI channel 29. */
emilmont 80:8e73be2a2ac1 4248 #define PPI_CHENCLR_CH29_Pos (29UL) /*!< Position of CH29 field. */
emilmont 80:8e73be2a2ac1 4249 #define PPI_CHENCLR_CH29_Msk (0x1UL << PPI_CHENCLR_CH29_Pos) /*!< Bit mask of CH29 field. */
emilmont 80:8e73be2a2ac1 4250 #define PPI_CHENCLR_CH29_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4251 #define PPI_CHENCLR_CH29_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4252 #define PPI_CHENCLR_CH29_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4253
emilmont 80:8e73be2a2ac1 4254 /* Bit 28 : Disable PPI channel 28. */
emilmont 80:8e73be2a2ac1 4255 #define PPI_CHENCLR_CH28_Pos (28UL) /*!< Position of CH28 field. */
emilmont 80:8e73be2a2ac1 4256 #define PPI_CHENCLR_CH28_Msk (0x1UL << PPI_CHENCLR_CH28_Pos) /*!< Bit mask of CH28 field. */
emilmont 80:8e73be2a2ac1 4257 #define PPI_CHENCLR_CH28_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4258 #define PPI_CHENCLR_CH28_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4259 #define PPI_CHENCLR_CH28_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4260
emilmont 80:8e73be2a2ac1 4261 /* Bit 27 : Disable PPI channel 27. */
emilmont 80:8e73be2a2ac1 4262 #define PPI_CHENCLR_CH27_Pos (27UL) /*!< Position of CH27 field. */
emilmont 80:8e73be2a2ac1 4263 #define PPI_CHENCLR_CH27_Msk (0x1UL << PPI_CHENCLR_CH27_Pos) /*!< Bit mask of CH27 field. */
emilmont 80:8e73be2a2ac1 4264 #define PPI_CHENCLR_CH27_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4265 #define PPI_CHENCLR_CH27_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4266 #define PPI_CHENCLR_CH27_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4267
emilmont 80:8e73be2a2ac1 4268 /* Bit 26 : Disable PPI channel 26. */
emilmont 80:8e73be2a2ac1 4269 #define PPI_CHENCLR_CH26_Pos (26UL) /*!< Position of CH26 field. */
emilmont 80:8e73be2a2ac1 4270 #define PPI_CHENCLR_CH26_Msk (0x1UL << PPI_CHENCLR_CH26_Pos) /*!< Bit mask of CH26 field. */
emilmont 80:8e73be2a2ac1 4271 #define PPI_CHENCLR_CH26_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4272 #define PPI_CHENCLR_CH26_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4273 #define PPI_CHENCLR_CH26_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4274
emilmont 80:8e73be2a2ac1 4275 /* Bit 25 : Disable PPI channel 25. */
emilmont 80:8e73be2a2ac1 4276 #define PPI_CHENCLR_CH25_Pos (25UL) /*!< Position of CH25 field. */
emilmont 80:8e73be2a2ac1 4277 #define PPI_CHENCLR_CH25_Msk (0x1UL << PPI_CHENCLR_CH25_Pos) /*!< Bit mask of CH25 field. */
emilmont 80:8e73be2a2ac1 4278 #define PPI_CHENCLR_CH25_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4279 #define PPI_CHENCLR_CH25_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4280 #define PPI_CHENCLR_CH25_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4281
emilmont 80:8e73be2a2ac1 4282 /* Bit 24 : Disable PPI channel 24. */
emilmont 80:8e73be2a2ac1 4283 #define PPI_CHENCLR_CH24_Pos (24UL) /*!< Position of CH24 field. */
emilmont 80:8e73be2a2ac1 4284 #define PPI_CHENCLR_CH24_Msk (0x1UL << PPI_CHENCLR_CH24_Pos) /*!< Bit mask of CH24 field. */
emilmont 80:8e73be2a2ac1 4285 #define PPI_CHENCLR_CH24_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4286 #define PPI_CHENCLR_CH24_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4287 #define PPI_CHENCLR_CH24_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4288
emilmont 80:8e73be2a2ac1 4289 /* Bit 23 : Disable PPI channel 23. */
emilmont 80:8e73be2a2ac1 4290 #define PPI_CHENCLR_CH23_Pos (23UL) /*!< Position of CH23 field. */
emilmont 80:8e73be2a2ac1 4291 #define PPI_CHENCLR_CH23_Msk (0x1UL << PPI_CHENCLR_CH23_Pos) /*!< Bit mask of CH23 field. */
emilmont 80:8e73be2a2ac1 4292 #define PPI_CHENCLR_CH23_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4293 #define PPI_CHENCLR_CH23_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4294 #define PPI_CHENCLR_CH23_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4295
emilmont 80:8e73be2a2ac1 4296 /* Bit 22 : Disable PPI channel 22. */
emilmont 80:8e73be2a2ac1 4297 #define PPI_CHENCLR_CH22_Pos (22UL) /*!< Position of CH22 field. */
emilmont 80:8e73be2a2ac1 4298 #define PPI_CHENCLR_CH22_Msk (0x1UL << PPI_CHENCLR_CH22_Pos) /*!< Bit mask of CH22 field. */
emilmont 80:8e73be2a2ac1 4299 #define PPI_CHENCLR_CH22_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4300 #define PPI_CHENCLR_CH22_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4301 #define PPI_CHENCLR_CH22_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4302
emilmont 80:8e73be2a2ac1 4303 /* Bit 21 : Disable PPI channel 21. */
emilmont 80:8e73be2a2ac1 4304 #define PPI_CHENCLR_CH21_Pos (21UL) /*!< Position of CH21 field. */
emilmont 80:8e73be2a2ac1 4305 #define PPI_CHENCLR_CH21_Msk (0x1UL << PPI_CHENCLR_CH21_Pos) /*!< Bit mask of CH21 field. */
emilmont 80:8e73be2a2ac1 4306 #define PPI_CHENCLR_CH21_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4307 #define PPI_CHENCLR_CH21_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4308 #define PPI_CHENCLR_CH21_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4309
emilmont 80:8e73be2a2ac1 4310 /* Bit 20 : Disable PPI channel 20. */
emilmont 80:8e73be2a2ac1 4311 #define PPI_CHENCLR_CH20_Pos (20UL) /*!< Position of CH20 field. */
emilmont 80:8e73be2a2ac1 4312 #define PPI_CHENCLR_CH20_Msk (0x1UL << PPI_CHENCLR_CH20_Pos) /*!< Bit mask of CH20 field. */
emilmont 80:8e73be2a2ac1 4313 #define PPI_CHENCLR_CH20_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4314 #define PPI_CHENCLR_CH20_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4315 #define PPI_CHENCLR_CH20_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4316
emilmont 80:8e73be2a2ac1 4317 /* Bit 15 : Disable PPI channel 15. */
emilmont 80:8e73be2a2ac1 4318 #define PPI_CHENCLR_CH15_Pos (15UL) /*!< Position of CH15 field. */
emilmont 80:8e73be2a2ac1 4319 #define PPI_CHENCLR_CH15_Msk (0x1UL << PPI_CHENCLR_CH15_Pos) /*!< Bit mask of CH15 field. */
emilmont 80:8e73be2a2ac1 4320 #define PPI_CHENCLR_CH15_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4321 #define PPI_CHENCLR_CH15_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4322 #define PPI_CHENCLR_CH15_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4323
emilmont 80:8e73be2a2ac1 4324 /* Bit 14 : Disable PPI channel 14. */
emilmont 80:8e73be2a2ac1 4325 #define PPI_CHENCLR_CH14_Pos (14UL) /*!< Position of CH14 field. */
emilmont 80:8e73be2a2ac1 4326 #define PPI_CHENCLR_CH14_Msk (0x1UL << PPI_CHENCLR_CH14_Pos) /*!< Bit mask of CH14 field. */
emilmont 80:8e73be2a2ac1 4327 #define PPI_CHENCLR_CH14_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4328 #define PPI_CHENCLR_CH14_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4329 #define PPI_CHENCLR_CH14_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4330
emilmont 80:8e73be2a2ac1 4331 /* Bit 13 : Disable PPI channel 13. */
emilmont 80:8e73be2a2ac1 4332 #define PPI_CHENCLR_CH13_Pos (13UL) /*!< Position of CH13 field. */
emilmont 80:8e73be2a2ac1 4333 #define PPI_CHENCLR_CH13_Msk (0x1UL << PPI_CHENCLR_CH13_Pos) /*!< Bit mask of CH13 field. */
emilmont 80:8e73be2a2ac1 4334 #define PPI_CHENCLR_CH13_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4335 #define PPI_CHENCLR_CH13_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4336 #define PPI_CHENCLR_CH13_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4337
emilmont 80:8e73be2a2ac1 4338 /* Bit 12 : Disable PPI channel 12. */
emilmont 80:8e73be2a2ac1 4339 #define PPI_CHENCLR_CH12_Pos (12UL) /*!< Position of CH12 field. */
emilmont 80:8e73be2a2ac1 4340 #define PPI_CHENCLR_CH12_Msk (0x1UL << PPI_CHENCLR_CH12_Pos) /*!< Bit mask of CH12 field. */
emilmont 80:8e73be2a2ac1 4341 #define PPI_CHENCLR_CH12_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4342 #define PPI_CHENCLR_CH12_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4343 #define PPI_CHENCLR_CH12_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4344
emilmont 80:8e73be2a2ac1 4345 /* Bit 11 : Disable PPI channel 11. */
emilmont 80:8e73be2a2ac1 4346 #define PPI_CHENCLR_CH11_Pos (11UL) /*!< Position of CH11 field. */
emilmont 80:8e73be2a2ac1 4347 #define PPI_CHENCLR_CH11_Msk (0x1UL << PPI_CHENCLR_CH11_Pos) /*!< Bit mask of CH11 field. */
emilmont 80:8e73be2a2ac1 4348 #define PPI_CHENCLR_CH11_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4349 #define PPI_CHENCLR_CH11_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4350 #define PPI_CHENCLR_CH11_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4351
emilmont 80:8e73be2a2ac1 4352 /* Bit 10 : Disable PPI channel 10. */
emilmont 80:8e73be2a2ac1 4353 #define PPI_CHENCLR_CH10_Pos (10UL) /*!< Position of CH10 field. */
emilmont 80:8e73be2a2ac1 4354 #define PPI_CHENCLR_CH10_Msk (0x1UL << PPI_CHENCLR_CH10_Pos) /*!< Bit mask of CH10 field. */
emilmont 80:8e73be2a2ac1 4355 #define PPI_CHENCLR_CH10_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4356 #define PPI_CHENCLR_CH10_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4357 #define PPI_CHENCLR_CH10_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4358
emilmont 80:8e73be2a2ac1 4359 /* Bit 9 : Disable PPI channel 9. */
emilmont 80:8e73be2a2ac1 4360 #define PPI_CHENCLR_CH9_Pos (9UL) /*!< Position of CH9 field. */
emilmont 80:8e73be2a2ac1 4361 #define PPI_CHENCLR_CH9_Msk (0x1UL << PPI_CHENCLR_CH9_Pos) /*!< Bit mask of CH9 field. */
emilmont 80:8e73be2a2ac1 4362 #define PPI_CHENCLR_CH9_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4363 #define PPI_CHENCLR_CH9_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4364 #define PPI_CHENCLR_CH9_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4365
emilmont 80:8e73be2a2ac1 4366 /* Bit 8 : Disable PPI channel 8. */
emilmont 80:8e73be2a2ac1 4367 #define PPI_CHENCLR_CH8_Pos (8UL) /*!< Position of CH8 field. */
emilmont 80:8e73be2a2ac1 4368 #define PPI_CHENCLR_CH8_Msk (0x1UL << PPI_CHENCLR_CH8_Pos) /*!< Bit mask of CH8 field. */
emilmont 80:8e73be2a2ac1 4369 #define PPI_CHENCLR_CH8_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4370 #define PPI_CHENCLR_CH8_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4371 #define PPI_CHENCLR_CH8_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4372
emilmont 80:8e73be2a2ac1 4373 /* Bit 7 : Disable PPI channel 7. */
emilmont 80:8e73be2a2ac1 4374 #define PPI_CHENCLR_CH7_Pos (7UL) /*!< Position of CH7 field. */
emilmont 80:8e73be2a2ac1 4375 #define PPI_CHENCLR_CH7_Msk (0x1UL << PPI_CHENCLR_CH7_Pos) /*!< Bit mask of CH7 field. */
emilmont 80:8e73be2a2ac1 4376 #define PPI_CHENCLR_CH7_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4377 #define PPI_CHENCLR_CH7_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4378 #define PPI_CHENCLR_CH7_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4379
emilmont 80:8e73be2a2ac1 4380 /* Bit 6 : Disable PPI channel 6. */
emilmont 80:8e73be2a2ac1 4381 #define PPI_CHENCLR_CH6_Pos (6UL) /*!< Position of CH6 field. */
emilmont 80:8e73be2a2ac1 4382 #define PPI_CHENCLR_CH6_Msk (0x1UL << PPI_CHENCLR_CH6_Pos) /*!< Bit mask of CH6 field. */
emilmont 80:8e73be2a2ac1 4383 #define PPI_CHENCLR_CH6_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4384 #define PPI_CHENCLR_CH6_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4385 #define PPI_CHENCLR_CH6_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4386
emilmont 80:8e73be2a2ac1 4387 /* Bit 5 : Disable PPI channel 5. */
emilmont 80:8e73be2a2ac1 4388 #define PPI_CHENCLR_CH5_Pos (5UL) /*!< Position of CH5 field. */
emilmont 80:8e73be2a2ac1 4389 #define PPI_CHENCLR_CH5_Msk (0x1UL << PPI_CHENCLR_CH5_Pos) /*!< Bit mask of CH5 field. */
emilmont 80:8e73be2a2ac1 4390 #define PPI_CHENCLR_CH5_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4391 #define PPI_CHENCLR_CH5_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4392 #define PPI_CHENCLR_CH5_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4393
emilmont 80:8e73be2a2ac1 4394 /* Bit 4 : Disable PPI channel 4. */
emilmont 80:8e73be2a2ac1 4395 #define PPI_CHENCLR_CH4_Pos (4UL) /*!< Position of CH4 field. */
emilmont 80:8e73be2a2ac1 4396 #define PPI_CHENCLR_CH4_Msk (0x1UL << PPI_CHENCLR_CH4_Pos) /*!< Bit mask of CH4 field. */
emilmont 80:8e73be2a2ac1 4397 #define PPI_CHENCLR_CH4_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4398 #define PPI_CHENCLR_CH4_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4399 #define PPI_CHENCLR_CH4_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4400
emilmont 80:8e73be2a2ac1 4401 /* Bit 3 : Disable PPI channel 3. */
emilmont 80:8e73be2a2ac1 4402 #define PPI_CHENCLR_CH3_Pos (3UL) /*!< Position of CH3 field. */
emilmont 80:8e73be2a2ac1 4403 #define PPI_CHENCLR_CH3_Msk (0x1UL << PPI_CHENCLR_CH3_Pos) /*!< Bit mask of CH3 field. */
emilmont 80:8e73be2a2ac1 4404 #define PPI_CHENCLR_CH3_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4405 #define PPI_CHENCLR_CH3_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4406 #define PPI_CHENCLR_CH3_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4407
emilmont 80:8e73be2a2ac1 4408 /* Bit 2 : Disable PPI channel 2. */
emilmont 80:8e73be2a2ac1 4409 #define PPI_CHENCLR_CH2_Pos (2UL) /*!< Position of CH2 field. */
emilmont 80:8e73be2a2ac1 4410 #define PPI_CHENCLR_CH2_Msk (0x1UL << PPI_CHENCLR_CH2_Pos) /*!< Bit mask of CH2 field. */
emilmont 80:8e73be2a2ac1 4411 #define PPI_CHENCLR_CH2_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4412 #define PPI_CHENCLR_CH2_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4413 #define PPI_CHENCLR_CH2_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4414
emilmont 80:8e73be2a2ac1 4415 /* Bit 1 : Disable PPI channel 1. */
emilmont 80:8e73be2a2ac1 4416 #define PPI_CHENCLR_CH1_Pos (1UL) /*!< Position of CH1 field. */
emilmont 80:8e73be2a2ac1 4417 #define PPI_CHENCLR_CH1_Msk (0x1UL << PPI_CHENCLR_CH1_Pos) /*!< Bit mask of CH1 field. */
emilmont 80:8e73be2a2ac1 4418 #define PPI_CHENCLR_CH1_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4419 #define PPI_CHENCLR_CH1_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4420 #define PPI_CHENCLR_CH1_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4421
emilmont 80:8e73be2a2ac1 4422 /* Bit 0 : Disable PPI channel 0. */
emilmont 80:8e73be2a2ac1 4423 #define PPI_CHENCLR_CH0_Pos (0UL) /*!< Position of CH0 field. */
emilmont 80:8e73be2a2ac1 4424 #define PPI_CHENCLR_CH0_Msk (0x1UL << PPI_CHENCLR_CH0_Pos) /*!< Bit mask of CH0 field. */
emilmont 80:8e73be2a2ac1 4425 #define PPI_CHENCLR_CH0_Disabled (0UL) /*!< Channel disabled. */
emilmont 80:8e73be2a2ac1 4426 #define PPI_CHENCLR_CH0_Enabled (1UL) /*!< Channel enabled. */
emilmont 80:8e73be2a2ac1 4427 #define PPI_CHENCLR_CH0_Clear (1UL) /*!< Disable channel on write. */
emilmont 80:8e73be2a2ac1 4428
emilmont 80:8e73be2a2ac1 4429 /* Register: PPI_CHG */
emilmont 80:8e73be2a2ac1 4430 /* Description: Channel group configuration. */
emilmont 80:8e73be2a2ac1 4431
emilmont 80:8e73be2a2ac1 4432 /* Bit 31 : Include CH31 in channel group. */
emilmont 80:8e73be2a2ac1 4433 #define PPI_CHG_CH31_Pos (31UL) /*!< Position of CH31 field. */
emilmont 80:8e73be2a2ac1 4434 #define PPI_CHG_CH31_Msk (0x1UL << PPI_CHG_CH31_Pos) /*!< Bit mask of CH31 field. */
emilmont 80:8e73be2a2ac1 4435 #define PPI_CHG_CH31_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4436 #define PPI_CHG_CH31_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4437
emilmont 80:8e73be2a2ac1 4438 /* Bit 30 : Include CH30 in channel group. */
emilmont 80:8e73be2a2ac1 4439 #define PPI_CHG_CH30_Pos (30UL) /*!< Position of CH30 field. */
emilmont 80:8e73be2a2ac1 4440 #define PPI_CHG_CH30_Msk (0x1UL << PPI_CHG_CH30_Pos) /*!< Bit mask of CH30 field. */
emilmont 80:8e73be2a2ac1 4441 #define PPI_CHG_CH30_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4442 #define PPI_CHG_CH30_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4443
emilmont 80:8e73be2a2ac1 4444 /* Bit 29 : Include CH29 in channel group. */
emilmont 80:8e73be2a2ac1 4445 #define PPI_CHG_CH29_Pos (29UL) /*!< Position of CH29 field. */
emilmont 80:8e73be2a2ac1 4446 #define PPI_CHG_CH29_Msk (0x1UL << PPI_CHG_CH29_Pos) /*!< Bit mask of CH29 field. */
emilmont 80:8e73be2a2ac1 4447 #define PPI_CHG_CH29_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4448 #define PPI_CHG_CH29_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4449
emilmont 80:8e73be2a2ac1 4450 /* Bit 28 : Include CH28 in channel group. */
emilmont 80:8e73be2a2ac1 4451 #define PPI_CHG_CH28_Pos (28UL) /*!< Position of CH28 field. */
emilmont 80:8e73be2a2ac1 4452 #define PPI_CHG_CH28_Msk (0x1UL << PPI_CHG_CH28_Pos) /*!< Bit mask of CH28 field. */
emilmont 80:8e73be2a2ac1 4453 #define PPI_CHG_CH28_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4454 #define PPI_CHG_CH28_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4455
emilmont 80:8e73be2a2ac1 4456 /* Bit 27 : Include CH27 in channel group. */
emilmont 80:8e73be2a2ac1 4457 #define PPI_CHG_CH27_Pos (27UL) /*!< Position of CH27 field. */
emilmont 80:8e73be2a2ac1 4458 #define PPI_CHG_CH27_Msk (0x1UL << PPI_CHG_CH27_Pos) /*!< Bit mask of CH27 field. */
emilmont 80:8e73be2a2ac1 4459 #define PPI_CHG_CH27_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4460 #define PPI_CHG_CH27_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4461
emilmont 80:8e73be2a2ac1 4462 /* Bit 26 : Include CH26 in channel group. */
emilmont 80:8e73be2a2ac1 4463 #define PPI_CHG_CH26_Pos (26UL) /*!< Position of CH26 field. */
emilmont 80:8e73be2a2ac1 4464 #define PPI_CHG_CH26_Msk (0x1UL << PPI_CHG_CH26_Pos) /*!< Bit mask of CH26 field. */
emilmont 80:8e73be2a2ac1 4465 #define PPI_CHG_CH26_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4466 #define PPI_CHG_CH26_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4467
emilmont 80:8e73be2a2ac1 4468 /* Bit 25 : Include CH25 in channel group. */
emilmont 80:8e73be2a2ac1 4469 #define PPI_CHG_CH25_Pos (25UL) /*!< Position of CH25 field. */
emilmont 80:8e73be2a2ac1 4470 #define PPI_CHG_CH25_Msk (0x1UL << PPI_CHG_CH25_Pos) /*!< Bit mask of CH25 field. */
emilmont 80:8e73be2a2ac1 4471 #define PPI_CHG_CH25_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4472 #define PPI_CHG_CH25_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4473
emilmont 80:8e73be2a2ac1 4474 /* Bit 24 : Include CH24 in channel group. */
emilmont 80:8e73be2a2ac1 4475 #define PPI_CHG_CH24_Pos (24UL) /*!< Position of CH24 field. */
emilmont 80:8e73be2a2ac1 4476 #define PPI_CHG_CH24_Msk (0x1UL << PPI_CHG_CH24_Pos) /*!< Bit mask of CH24 field. */
emilmont 80:8e73be2a2ac1 4477 #define PPI_CHG_CH24_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4478 #define PPI_CHG_CH24_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4479
emilmont 80:8e73be2a2ac1 4480 /* Bit 23 : Include CH23 in channel group. */
emilmont 80:8e73be2a2ac1 4481 #define PPI_CHG_CH23_Pos (23UL) /*!< Position of CH23 field. */
emilmont 80:8e73be2a2ac1 4482 #define PPI_CHG_CH23_Msk (0x1UL << PPI_CHG_CH23_Pos) /*!< Bit mask of CH23 field. */
emilmont 80:8e73be2a2ac1 4483 #define PPI_CHG_CH23_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4484 #define PPI_CHG_CH23_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4485
emilmont 80:8e73be2a2ac1 4486 /* Bit 22 : Include CH22 in channel group. */
emilmont 80:8e73be2a2ac1 4487 #define PPI_CHG_CH22_Pos (22UL) /*!< Position of CH22 field. */
emilmont 80:8e73be2a2ac1 4488 #define PPI_CHG_CH22_Msk (0x1UL << PPI_CHG_CH22_Pos) /*!< Bit mask of CH22 field. */
emilmont 80:8e73be2a2ac1 4489 #define PPI_CHG_CH22_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4490 #define PPI_CHG_CH22_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4491
emilmont 80:8e73be2a2ac1 4492 /* Bit 21 : Include CH21 in channel group. */
emilmont 80:8e73be2a2ac1 4493 #define PPI_CHG_CH21_Pos (21UL) /*!< Position of CH21 field. */
emilmont 80:8e73be2a2ac1 4494 #define PPI_CHG_CH21_Msk (0x1UL << PPI_CHG_CH21_Pos) /*!< Bit mask of CH21 field. */
emilmont 80:8e73be2a2ac1 4495 #define PPI_CHG_CH21_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4496 #define PPI_CHG_CH21_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4497
emilmont 80:8e73be2a2ac1 4498 /* Bit 20 : Include CH20 in channel group. */
emilmont 80:8e73be2a2ac1 4499 #define PPI_CHG_CH20_Pos (20UL) /*!< Position of CH20 field. */
emilmont 80:8e73be2a2ac1 4500 #define PPI_CHG_CH20_Msk (0x1UL << PPI_CHG_CH20_Pos) /*!< Bit mask of CH20 field. */
emilmont 80:8e73be2a2ac1 4501 #define PPI_CHG_CH20_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4502 #define PPI_CHG_CH20_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4503
emilmont 80:8e73be2a2ac1 4504 /* Bit 15 : Include CH15 in channel group. */
emilmont 80:8e73be2a2ac1 4505 #define PPI_CHG_CH15_Pos (15UL) /*!< Position of CH15 field. */
emilmont 80:8e73be2a2ac1 4506 #define PPI_CHG_CH15_Msk (0x1UL << PPI_CHG_CH15_Pos) /*!< Bit mask of CH15 field. */
emilmont 80:8e73be2a2ac1 4507 #define PPI_CHG_CH15_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4508 #define PPI_CHG_CH15_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4509
emilmont 80:8e73be2a2ac1 4510 /* Bit 14 : Include CH14 in channel group. */
emilmont 80:8e73be2a2ac1 4511 #define PPI_CHG_CH14_Pos (14UL) /*!< Position of CH14 field. */
emilmont 80:8e73be2a2ac1 4512 #define PPI_CHG_CH14_Msk (0x1UL << PPI_CHG_CH14_Pos) /*!< Bit mask of CH14 field. */
emilmont 80:8e73be2a2ac1 4513 #define PPI_CHG_CH14_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4514 #define PPI_CHG_CH14_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4515
emilmont 80:8e73be2a2ac1 4516 /* Bit 13 : Include CH13 in channel group. */
emilmont 80:8e73be2a2ac1 4517 #define PPI_CHG_CH13_Pos (13UL) /*!< Position of CH13 field. */
emilmont 80:8e73be2a2ac1 4518 #define PPI_CHG_CH13_Msk (0x1UL << PPI_CHG_CH13_Pos) /*!< Bit mask of CH13 field. */
emilmont 80:8e73be2a2ac1 4519 #define PPI_CHG_CH13_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4520 #define PPI_CHG_CH13_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4521
emilmont 80:8e73be2a2ac1 4522 /* Bit 12 : Include CH12 in channel group. */
emilmont 80:8e73be2a2ac1 4523 #define PPI_CHG_CH12_Pos (12UL) /*!< Position of CH12 field. */
emilmont 80:8e73be2a2ac1 4524 #define PPI_CHG_CH12_Msk (0x1UL << PPI_CHG_CH12_Pos) /*!< Bit mask of CH12 field. */
emilmont 80:8e73be2a2ac1 4525 #define PPI_CHG_CH12_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4526 #define PPI_CHG_CH12_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4527
emilmont 80:8e73be2a2ac1 4528 /* Bit 11 : Include CH11 in channel group. */
emilmont 80:8e73be2a2ac1 4529 #define PPI_CHG_CH11_Pos (11UL) /*!< Position of CH11 field. */
emilmont 80:8e73be2a2ac1 4530 #define PPI_CHG_CH11_Msk (0x1UL << PPI_CHG_CH11_Pos) /*!< Bit mask of CH11 field. */
emilmont 80:8e73be2a2ac1 4531 #define PPI_CHG_CH11_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4532 #define PPI_CHG_CH11_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4533
emilmont 80:8e73be2a2ac1 4534 /* Bit 10 : Include CH10 in channel group. */
emilmont 80:8e73be2a2ac1 4535 #define PPI_CHG_CH10_Pos (10UL) /*!< Position of CH10 field. */
emilmont 80:8e73be2a2ac1 4536 #define PPI_CHG_CH10_Msk (0x1UL << PPI_CHG_CH10_Pos) /*!< Bit mask of CH10 field. */
emilmont 80:8e73be2a2ac1 4537 #define PPI_CHG_CH10_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4538 #define PPI_CHG_CH10_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4539
emilmont 80:8e73be2a2ac1 4540 /* Bit 9 : Include CH9 in channel group. */
emilmont 80:8e73be2a2ac1 4541 #define PPI_CHG_CH9_Pos (9UL) /*!< Position of CH9 field. */
emilmont 80:8e73be2a2ac1 4542 #define PPI_CHG_CH9_Msk (0x1UL << PPI_CHG_CH9_Pos) /*!< Bit mask of CH9 field. */
emilmont 80:8e73be2a2ac1 4543 #define PPI_CHG_CH9_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4544 #define PPI_CHG_CH9_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4545
emilmont 80:8e73be2a2ac1 4546 /* Bit 8 : Include CH8 in channel group. */
emilmont 80:8e73be2a2ac1 4547 #define PPI_CHG_CH8_Pos (8UL) /*!< Position of CH8 field. */
emilmont 80:8e73be2a2ac1 4548 #define PPI_CHG_CH8_Msk (0x1UL << PPI_CHG_CH8_Pos) /*!< Bit mask of CH8 field. */
emilmont 80:8e73be2a2ac1 4549 #define PPI_CHG_CH8_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4550 #define PPI_CHG_CH8_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4551
emilmont 80:8e73be2a2ac1 4552 /* Bit 7 : Include CH7 in channel group. */
emilmont 80:8e73be2a2ac1 4553 #define PPI_CHG_CH7_Pos (7UL) /*!< Position of CH7 field. */
emilmont 80:8e73be2a2ac1 4554 #define PPI_CHG_CH7_Msk (0x1UL << PPI_CHG_CH7_Pos) /*!< Bit mask of CH7 field. */
emilmont 80:8e73be2a2ac1 4555 #define PPI_CHG_CH7_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4556 #define PPI_CHG_CH7_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4557
emilmont 80:8e73be2a2ac1 4558 /* Bit 6 : Include CH6 in channel group. */
emilmont 80:8e73be2a2ac1 4559 #define PPI_CHG_CH6_Pos (6UL) /*!< Position of CH6 field. */
emilmont 80:8e73be2a2ac1 4560 #define PPI_CHG_CH6_Msk (0x1UL << PPI_CHG_CH6_Pos) /*!< Bit mask of CH6 field. */
emilmont 80:8e73be2a2ac1 4561 #define PPI_CHG_CH6_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4562 #define PPI_CHG_CH6_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4563
emilmont 80:8e73be2a2ac1 4564 /* Bit 5 : Include CH5 in channel group. */
emilmont 80:8e73be2a2ac1 4565 #define PPI_CHG_CH5_Pos (5UL) /*!< Position of CH5 field. */
emilmont 80:8e73be2a2ac1 4566 #define PPI_CHG_CH5_Msk (0x1UL << PPI_CHG_CH5_Pos) /*!< Bit mask of CH5 field. */
emilmont 80:8e73be2a2ac1 4567 #define PPI_CHG_CH5_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4568 #define PPI_CHG_CH5_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4569
emilmont 80:8e73be2a2ac1 4570 /* Bit 4 : Include CH4 in channel group. */
emilmont 80:8e73be2a2ac1 4571 #define PPI_CHG_CH4_Pos (4UL) /*!< Position of CH4 field. */
emilmont 80:8e73be2a2ac1 4572 #define PPI_CHG_CH4_Msk (0x1UL << PPI_CHG_CH4_Pos) /*!< Bit mask of CH4 field. */
emilmont 80:8e73be2a2ac1 4573 #define PPI_CHG_CH4_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4574 #define PPI_CHG_CH4_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4575
emilmont 80:8e73be2a2ac1 4576 /* Bit 3 : Include CH3 in channel group. */
emilmont 80:8e73be2a2ac1 4577 #define PPI_CHG_CH3_Pos (3UL) /*!< Position of CH3 field. */
emilmont 80:8e73be2a2ac1 4578 #define PPI_CHG_CH3_Msk (0x1UL << PPI_CHG_CH3_Pos) /*!< Bit mask of CH3 field. */
emilmont 80:8e73be2a2ac1 4579 #define PPI_CHG_CH3_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4580 #define PPI_CHG_CH3_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4581
emilmont 80:8e73be2a2ac1 4582 /* Bit 2 : Include CH2 in channel group. */
emilmont 80:8e73be2a2ac1 4583 #define PPI_CHG_CH2_Pos (2UL) /*!< Position of CH2 field. */
emilmont 80:8e73be2a2ac1 4584 #define PPI_CHG_CH2_Msk (0x1UL << PPI_CHG_CH2_Pos) /*!< Bit mask of CH2 field. */
emilmont 80:8e73be2a2ac1 4585 #define PPI_CHG_CH2_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4586 #define PPI_CHG_CH2_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4587
emilmont 80:8e73be2a2ac1 4588 /* Bit 1 : Include CH1 in channel group. */
emilmont 80:8e73be2a2ac1 4589 #define PPI_CHG_CH1_Pos (1UL) /*!< Position of CH1 field. */
emilmont 80:8e73be2a2ac1 4590 #define PPI_CHG_CH1_Msk (0x1UL << PPI_CHG_CH1_Pos) /*!< Bit mask of CH1 field. */
emilmont 80:8e73be2a2ac1 4591 #define PPI_CHG_CH1_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4592 #define PPI_CHG_CH1_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4593
emilmont 80:8e73be2a2ac1 4594 /* Bit 0 : Include CH0 in channel group. */
emilmont 80:8e73be2a2ac1 4595 #define PPI_CHG_CH0_Pos (0UL) /*!< Position of CH0 field. */
emilmont 80:8e73be2a2ac1 4596 #define PPI_CHG_CH0_Msk (0x1UL << PPI_CHG_CH0_Pos) /*!< Bit mask of CH0 field. */
emilmont 80:8e73be2a2ac1 4597 #define PPI_CHG_CH0_Excluded (0UL) /*!< Channel excluded. */
emilmont 80:8e73be2a2ac1 4598 #define PPI_CHG_CH0_Included (1UL) /*!< Channel included. */
emilmont 80:8e73be2a2ac1 4599
emilmont 80:8e73be2a2ac1 4600
emilmont 80:8e73be2a2ac1 4601 /* Peripheral: QDEC */
emilmont 80:8e73be2a2ac1 4602 /* Description: Rotary decoder. */
emilmont 80:8e73be2a2ac1 4603
emilmont 80:8e73be2a2ac1 4604 /* Register: QDEC_SHORTS */
Kojto 97:433970e64889 4605 /* Description: Shortcuts for the QDEC. */
Kojto 97:433970e64889 4606
Kojto 97:433970e64889 4607 /* Bit 1 : Shortcut between SAMPLERDY event and STOP task. */
emilmont 80:8e73be2a2ac1 4608 #define QDEC_SHORTS_SAMPLERDY_STOP_Pos (1UL) /*!< Position of SAMPLERDY_STOP field. */
emilmont 80:8e73be2a2ac1 4609 #define QDEC_SHORTS_SAMPLERDY_STOP_Msk (0x1UL << QDEC_SHORTS_SAMPLERDY_STOP_Pos) /*!< Bit mask of SAMPLERDY_STOP field. */
emilmont 80:8e73be2a2ac1 4610 #define QDEC_SHORTS_SAMPLERDY_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4611 #define QDEC_SHORTS_SAMPLERDY_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4612
Kojto 97:433970e64889 4613 /* Bit 0 : Shortcut between REPORTRDY event and READCLRACC task. */
emilmont 80:8e73be2a2ac1 4614 #define QDEC_SHORTS_REPORTRDY_READCLRACC_Pos (0UL) /*!< Position of REPORTRDY_READCLRACC field. */
emilmont 80:8e73be2a2ac1 4615 #define QDEC_SHORTS_REPORTRDY_READCLRACC_Msk (0x1UL << QDEC_SHORTS_REPORTRDY_READCLRACC_Pos) /*!< Bit mask of REPORTRDY_READCLRACC field. */
emilmont 80:8e73be2a2ac1 4616 #define QDEC_SHORTS_REPORTRDY_READCLRACC_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4617 #define QDEC_SHORTS_REPORTRDY_READCLRACC_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4618
emilmont 80:8e73be2a2ac1 4619 /* Register: QDEC_INTENSET */
emilmont 80:8e73be2a2ac1 4620 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 4621
emilmont 80:8e73be2a2ac1 4622 /* Bit 2 : Enable interrupt on ACCOF event. */
emilmont 80:8e73be2a2ac1 4623 #define QDEC_INTENSET_ACCOF_Pos (2UL) /*!< Position of ACCOF field. */
emilmont 80:8e73be2a2ac1 4624 #define QDEC_INTENSET_ACCOF_Msk (0x1UL << QDEC_INTENSET_ACCOF_Pos) /*!< Bit mask of ACCOF field. */
emilmont 80:8e73be2a2ac1 4625 #define QDEC_INTENSET_ACCOF_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4626 #define QDEC_INTENSET_ACCOF_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4627 #define QDEC_INTENSET_ACCOF_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4628
emilmont 80:8e73be2a2ac1 4629 /* Bit 1 : Enable interrupt on REPORTRDY event. */
emilmont 80:8e73be2a2ac1 4630 #define QDEC_INTENSET_REPORTRDY_Pos (1UL) /*!< Position of REPORTRDY field. */
emilmont 80:8e73be2a2ac1 4631 #define QDEC_INTENSET_REPORTRDY_Msk (0x1UL << QDEC_INTENSET_REPORTRDY_Pos) /*!< Bit mask of REPORTRDY field. */
emilmont 80:8e73be2a2ac1 4632 #define QDEC_INTENSET_REPORTRDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4633 #define QDEC_INTENSET_REPORTRDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4634 #define QDEC_INTENSET_REPORTRDY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4635
emilmont 80:8e73be2a2ac1 4636 /* Bit 0 : Enable interrupt on SAMPLERDY event. */
emilmont 80:8e73be2a2ac1 4637 #define QDEC_INTENSET_SAMPLERDY_Pos (0UL) /*!< Position of SAMPLERDY field. */
emilmont 80:8e73be2a2ac1 4638 #define QDEC_INTENSET_SAMPLERDY_Msk (0x1UL << QDEC_INTENSET_SAMPLERDY_Pos) /*!< Bit mask of SAMPLERDY field. */
emilmont 80:8e73be2a2ac1 4639 #define QDEC_INTENSET_SAMPLERDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4640 #define QDEC_INTENSET_SAMPLERDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4641 #define QDEC_INTENSET_SAMPLERDY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4642
emilmont 80:8e73be2a2ac1 4643 /* Register: QDEC_INTENCLR */
emilmont 80:8e73be2a2ac1 4644 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 4645
emilmont 80:8e73be2a2ac1 4646 /* Bit 2 : Disable interrupt on ACCOF event. */
emilmont 80:8e73be2a2ac1 4647 #define QDEC_INTENCLR_ACCOF_Pos (2UL) /*!< Position of ACCOF field. */
emilmont 80:8e73be2a2ac1 4648 #define QDEC_INTENCLR_ACCOF_Msk (0x1UL << QDEC_INTENCLR_ACCOF_Pos) /*!< Bit mask of ACCOF field. */
emilmont 80:8e73be2a2ac1 4649 #define QDEC_INTENCLR_ACCOF_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4650 #define QDEC_INTENCLR_ACCOF_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4651 #define QDEC_INTENCLR_ACCOF_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4652
emilmont 80:8e73be2a2ac1 4653 /* Bit 1 : Disable interrupt on REPORTRDY event. */
emilmont 80:8e73be2a2ac1 4654 #define QDEC_INTENCLR_REPORTRDY_Pos (1UL) /*!< Position of REPORTRDY field. */
emilmont 80:8e73be2a2ac1 4655 #define QDEC_INTENCLR_REPORTRDY_Msk (0x1UL << QDEC_INTENCLR_REPORTRDY_Pos) /*!< Bit mask of REPORTRDY field. */
emilmont 80:8e73be2a2ac1 4656 #define QDEC_INTENCLR_REPORTRDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4657 #define QDEC_INTENCLR_REPORTRDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4658 #define QDEC_INTENCLR_REPORTRDY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4659
emilmont 80:8e73be2a2ac1 4660 /* Bit 0 : Disable interrupt on SAMPLERDY event. */
emilmont 80:8e73be2a2ac1 4661 #define QDEC_INTENCLR_SAMPLERDY_Pos (0UL) /*!< Position of SAMPLERDY field. */
emilmont 80:8e73be2a2ac1 4662 #define QDEC_INTENCLR_SAMPLERDY_Msk (0x1UL << QDEC_INTENCLR_SAMPLERDY_Pos) /*!< Bit mask of SAMPLERDY field. */
emilmont 80:8e73be2a2ac1 4663 #define QDEC_INTENCLR_SAMPLERDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4664 #define QDEC_INTENCLR_SAMPLERDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4665 #define QDEC_INTENCLR_SAMPLERDY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4666
emilmont 80:8e73be2a2ac1 4667 /* Register: QDEC_ENABLE */
emilmont 80:8e73be2a2ac1 4668 /* Description: Enable the QDEC. */
emilmont 80:8e73be2a2ac1 4669
emilmont 80:8e73be2a2ac1 4670 /* Bit 0 : Enable or disable QDEC. */
emilmont 80:8e73be2a2ac1 4671 #define QDEC_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 4672 #define QDEC_ENABLE_ENABLE_Msk (0x1UL << QDEC_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 4673 #define QDEC_ENABLE_ENABLE_Disabled (0UL) /*!< Disabled QDEC. */
emilmont 80:8e73be2a2ac1 4674 #define QDEC_ENABLE_ENABLE_Enabled (1UL) /*!< Enable QDEC. */
emilmont 80:8e73be2a2ac1 4675
emilmont 80:8e73be2a2ac1 4676 /* Register: QDEC_LEDPOL */
emilmont 80:8e73be2a2ac1 4677 /* Description: LED output pin polarity. */
emilmont 80:8e73be2a2ac1 4678
emilmont 80:8e73be2a2ac1 4679 /* Bit 0 : LED output pin polarity. */
emilmont 80:8e73be2a2ac1 4680 #define QDEC_LEDPOL_LEDPOL_Pos (0UL) /*!< Position of LEDPOL field. */
emilmont 80:8e73be2a2ac1 4681 #define QDEC_LEDPOL_LEDPOL_Msk (0x1UL << QDEC_LEDPOL_LEDPOL_Pos) /*!< Bit mask of LEDPOL field. */
emilmont 80:8e73be2a2ac1 4682 #define QDEC_LEDPOL_LEDPOL_ActiveLow (0UL) /*!< LED output is active low. */
emilmont 80:8e73be2a2ac1 4683 #define QDEC_LEDPOL_LEDPOL_ActiveHigh (1UL) /*!< LED output is active high. */
emilmont 80:8e73be2a2ac1 4684
emilmont 80:8e73be2a2ac1 4685 /* Register: QDEC_SAMPLEPER */
emilmont 80:8e73be2a2ac1 4686 /* Description: Sample period. */
emilmont 80:8e73be2a2ac1 4687
emilmont 80:8e73be2a2ac1 4688 /* Bits 2..0 : Sample period. */
emilmont 80:8e73be2a2ac1 4689 #define QDEC_SAMPLEPER_SAMPLEPER_Pos (0UL) /*!< Position of SAMPLEPER field. */
emilmont 80:8e73be2a2ac1 4690 #define QDEC_SAMPLEPER_SAMPLEPER_Msk (0x7UL << QDEC_SAMPLEPER_SAMPLEPER_Pos) /*!< Bit mask of SAMPLEPER field. */
emilmont 80:8e73be2a2ac1 4691 #define QDEC_SAMPLEPER_SAMPLEPER_128us (0x00UL) /*!< 128us sample period. */
emilmont 80:8e73be2a2ac1 4692 #define QDEC_SAMPLEPER_SAMPLEPER_256us (0x01UL) /*!< 256us sample period. */
emilmont 80:8e73be2a2ac1 4693 #define QDEC_SAMPLEPER_SAMPLEPER_512us (0x02UL) /*!< 512us sample period. */
emilmont 80:8e73be2a2ac1 4694 #define QDEC_SAMPLEPER_SAMPLEPER_1024us (0x03UL) /*!< 1024us sample period. */
emilmont 80:8e73be2a2ac1 4695 #define QDEC_SAMPLEPER_SAMPLEPER_2048us (0x04UL) /*!< 2048us sample period. */
emilmont 80:8e73be2a2ac1 4696 #define QDEC_SAMPLEPER_SAMPLEPER_4096us (0x05UL) /*!< 4096us sample period. */
emilmont 80:8e73be2a2ac1 4697 #define QDEC_SAMPLEPER_SAMPLEPER_8192us (0x06UL) /*!< 8192us sample period. */
emilmont 80:8e73be2a2ac1 4698 #define QDEC_SAMPLEPER_SAMPLEPER_16384us (0x07UL) /*!< 16384us sample period. */
emilmont 80:8e73be2a2ac1 4699
emilmont 80:8e73be2a2ac1 4700 /* Register: QDEC_SAMPLE */
emilmont 80:8e73be2a2ac1 4701 /* Description: Motion sample value. */
emilmont 80:8e73be2a2ac1 4702
emilmont 80:8e73be2a2ac1 4703 /* Bits 31..0 : Last sample taken in compliment to 2. */
emilmont 80:8e73be2a2ac1 4704 #define QDEC_SAMPLE_SAMPLE_Pos (0UL) /*!< Position of SAMPLE field. */
emilmont 80:8e73be2a2ac1 4705 #define QDEC_SAMPLE_SAMPLE_Msk (0xFFFFFFFFUL << QDEC_SAMPLE_SAMPLE_Pos) /*!< Bit mask of SAMPLE field. */
emilmont 80:8e73be2a2ac1 4706
emilmont 80:8e73be2a2ac1 4707 /* Register: QDEC_REPORTPER */
emilmont 80:8e73be2a2ac1 4708 /* Description: Number of samples to generate an EVENT_REPORTRDY. */
emilmont 80:8e73be2a2ac1 4709
emilmont 80:8e73be2a2ac1 4710 /* Bits 2..0 : Number of samples to generate an EVENT_REPORTRDY. */
emilmont 80:8e73be2a2ac1 4711 #define QDEC_REPORTPER_REPORTPER_Pos (0UL) /*!< Position of REPORTPER field. */
emilmont 80:8e73be2a2ac1 4712 #define QDEC_REPORTPER_REPORTPER_Msk (0x7UL << QDEC_REPORTPER_REPORTPER_Pos) /*!< Bit mask of REPORTPER field. */
emilmont 80:8e73be2a2ac1 4713 #define QDEC_REPORTPER_REPORTPER_10Smpl (0x00UL) /*!< 10 samples per report. */
emilmont 80:8e73be2a2ac1 4714 #define QDEC_REPORTPER_REPORTPER_40Smpl (0x01UL) /*!< 40 samples per report. */
emilmont 80:8e73be2a2ac1 4715 #define QDEC_REPORTPER_REPORTPER_80Smpl (0x02UL) /*!< 80 samples per report. */
emilmont 80:8e73be2a2ac1 4716 #define QDEC_REPORTPER_REPORTPER_120Smpl (0x03UL) /*!< 120 samples per report. */
emilmont 80:8e73be2a2ac1 4717 #define QDEC_REPORTPER_REPORTPER_160Smpl (0x04UL) /*!< 160 samples per report. */
emilmont 80:8e73be2a2ac1 4718 #define QDEC_REPORTPER_REPORTPER_200Smpl (0x05UL) /*!< 200 samples per report. */
emilmont 80:8e73be2a2ac1 4719 #define QDEC_REPORTPER_REPORTPER_240Smpl (0x06UL) /*!< 240 samples per report. */
emilmont 80:8e73be2a2ac1 4720 #define QDEC_REPORTPER_REPORTPER_280Smpl (0x07UL) /*!< 280 samples per report. */
emilmont 80:8e73be2a2ac1 4721
emilmont 80:8e73be2a2ac1 4722 /* Register: QDEC_DBFEN */
emilmont 80:8e73be2a2ac1 4723 /* Description: Enable debouncer input filters. */
emilmont 80:8e73be2a2ac1 4724
emilmont 80:8e73be2a2ac1 4725 /* Bit 0 : Enable debounce input filters. */
emilmont 80:8e73be2a2ac1 4726 #define QDEC_DBFEN_DBFEN_Pos (0UL) /*!< Position of DBFEN field. */
emilmont 80:8e73be2a2ac1 4727 #define QDEC_DBFEN_DBFEN_Msk (0x1UL << QDEC_DBFEN_DBFEN_Pos) /*!< Bit mask of DBFEN field. */
emilmont 80:8e73be2a2ac1 4728 #define QDEC_DBFEN_DBFEN_Disabled (0UL) /*!< Debounce input filters disabled. */
emilmont 80:8e73be2a2ac1 4729 #define QDEC_DBFEN_DBFEN_Enabled (1UL) /*!< Debounce input filters enabled. */
emilmont 80:8e73be2a2ac1 4730
emilmont 80:8e73be2a2ac1 4731 /* Register: QDEC_LEDPRE */
emilmont 80:8e73be2a2ac1 4732 /* Description: Time LED is switched ON before the sample. */
emilmont 80:8e73be2a2ac1 4733
Kojto 97:433970e64889 4734 /* Bits 8..0 : Period in us the LED in switched on prior to sampling. */
emilmont 80:8e73be2a2ac1 4735 #define QDEC_LEDPRE_LEDPRE_Pos (0UL) /*!< Position of LEDPRE field. */
Kojto 97:433970e64889 4736 #define QDEC_LEDPRE_LEDPRE_Msk (0x1FFUL << QDEC_LEDPRE_LEDPRE_Pos) /*!< Bit mask of LEDPRE field. */
emilmont 80:8e73be2a2ac1 4737
emilmont 80:8e73be2a2ac1 4738 /* Register: QDEC_ACCDBL */
emilmont 80:8e73be2a2ac1 4739 /* Description: Accumulated double (error) transitions register. */
emilmont 80:8e73be2a2ac1 4740
emilmont 80:8e73be2a2ac1 4741 /* Bits 3..0 : Accumulated double (error) transitions. */
emilmont 80:8e73be2a2ac1 4742 #define QDEC_ACCDBL_ACCDBL_Pos (0UL) /*!< Position of ACCDBL field. */
emilmont 80:8e73be2a2ac1 4743 #define QDEC_ACCDBL_ACCDBL_Msk (0xFUL << QDEC_ACCDBL_ACCDBL_Pos) /*!< Bit mask of ACCDBL field. */
emilmont 80:8e73be2a2ac1 4744
emilmont 80:8e73be2a2ac1 4745 /* Register: QDEC_ACCDBLREAD */
emilmont 80:8e73be2a2ac1 4746 /* Description: Snapshot of ACCDBL register. Value generated by the TASKS_READCLEACC task. */
emilmont 80:8e73be2a2ac1 4747
emilmont 80:8e73be2a2ac1 4748 /* Bits 3..0 : Snapshot of accumulated double (error) transitions. */
emilmont 80:8e73be2a2ac1 4749 #define QDEC_ACCDBLREAD_ACCDBLREAD_Pos (0UL) /*!< Position of ACCDBLREAD field. */
emilmont 80:8e73be2a2ac1 4750 #define QDEC_ACCDBLREAD_ACCDBLREAD_Msk (0xFUL << QDEC_ACCDBLREAD_ACCDBLREAD_Pos) /*!< Bit mask of ACCDBLREAD field. */
emilmont 80:8e73be2a2ac1 4751
emilmont 80:8e73be2a2ac1 4752 /* Register: QDEC_POWER */
emilmont 80:8e73be2a2ac1 4753 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 4754
emilmont 80:8e73be2a2ac1 4755 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 4756 #define QDEC_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 4757 #define QDEC_POWER_POWER_Msk (0x1UL << QDEC_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 4758 #define QDEC_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 4759 #define QDEC_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 4760
emilmont 80:8e73be2a2ac1 4761
emilmont 80:8e73be2a2ac1 4762 /* Peripheral: RADIO */
emilmont 80:8e73be2a2ac1 4763 /* Description: The radio. */
emilmont 80:8e73be2a2ac1 4764
emilmont 80:8e73be2a2ac1 4765 /* Register: RADIO_SHORTS */
Kojto 97:433970e64889 4766 /* Description: Shortcuts for the radio. */
emilmont 80:8e73be2a2ac1 4767
emilmont 80:8e73be2a2ac1 4768 /* Bit 8 : Shortcut between DISABLED event and RSSISTOP task. */
emilmont 80:8e73be2a2ac1 4769 #define RADIO_SHORTS_DISABLED_RSSISTOP_Pos (8UL) /*!< Position of DISABLED_RSSISTOP field. */
emilmont 80:8e73be2a2ac1 4770 #define RADIO_SHORTS_DISABLED_RSSISTOP_Msk (0x1UL << RADIO_SHORTS_DISABLED_RSSISTOP_Pos) /*!< Bit mask of DISABLED_RSSISTOP field. */
emilmont 80:8e73be2a2ac1 4771 #define RADIO_SHORTS_DISABLED_RSSISTOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4772 #define RADIO_SHORTS_DISABLED_RSSISTOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4773
emilmont 80:8e73be2a2ac1 4774 /* Bit 6 : Shortcut between ADDRESS event and BCSTART task. */
emilmont 80:8e73be2a2ac1 4775 #define RADIO_SHORTS_ADDRESS_BCSTART_Pos (6UL) /*!< Position of ADDRESS_BCSTART field. */
emilmont 80:8e73be2a2ac1 4776 #define RADIO_SHORTS_ADDRESS_BCSTART_Msk (0x1UL << RADIO_SHORTS_ADDRESS_BCSTART_Pos) /*!< Bit mask of ADDRESS_BCSTART field. */
emilmont 80:8e73be2a2ac1 4777 #define RADIO_SHORTS_ADDRESS_BCSTART_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4778 #define RADIO_SHORTS_ADDRESS_BCSTART_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4779
emilmont 80:8e73be2a2ac1 4780 /* Bit 5 : Shortcut between END event and START task. */
emilmont 80:8e73be2a2ac1 4781 #define RADIO_SHORTS_END_START_Pos (5UL) /*!< Position of END_START field. */
emilmont 80:8e73be2a2ac1 4782 #define RADIO_SHORTS_END_START_Msk (0x1UL << RADIO_SHORTS_END_START_Pos) /*!< Bit mask of END_START field. */
emilmont 80:8e73be2a2ac1 4783 #define RADIO_SHORTS_END_START_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4784 #define RADIO_SHORTS_END_START_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4785
emilmont 80:8e73be2a2ac1 4786 /* Bit 4 : Shortcut between ADDRESS event and RSSISTART task. */
emilmont 80:8e73be2a2ac1 4787 #define RADIO_SHORTS_ADDRESS_RSSISTART_Pos (4UL) /*!< Position of ADDRESS_RSSISTART field. */
emilmont 80:8e73be2a2ac1 4788 #define RADIO_SHORTS_ADDRESS_RSSISTART_Msk (0x1UL << RADIO_SHORTS_ADDRESS_RSSISTART_Pos) /*!< Bit mask of ADDRESS_RSSISTART field. */
emilmont 80:8e73be2a2ac1 4789 #define RADIO_SHORTS_ADDRESS_RSSISTART_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4790 #define RADIO_SHORTS_ADDRESS_RSSISTART_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4791
emilmont 80:8e73be2a2ac1 4792 /* Bit 3 : Shortcut between DISABLED event and RXEN task. */
emilmont 80:8e73be2a2ac1 4793 #define RADIO_SHORTS_DISABLED_RXEN_Pos (3UL) /*!< Position of DISABLED_RXEN field. */
emilmont 80:8e73be2a2ac1 4794 #define RADIO_SHORTS_DISABLED_RXEN_Msk (0x1UL << RADIO_SHORTS_DISABLED_RXEN_Pos) /*!< Bit mask of DISABLED_RXEN field. */
emilmont 80:8e73be2a2ac1 4795 #define RADIO_SHORTS_DISABLED_RXEN_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4796 #define RADIO_SHORTS_DISABLED_RXEN_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4797
emilmont 80:8e73be2a2ac1 4798 /* Bit 2 : Shortcut between DISABLED event and TXEN task. */
emilmont 80:8e73be2a2ac1 4799 #define RADIO_SHORTS_DISABLED_TXEN_Pos (2UL) /*!< Position of DISABLED_TXEN field. */
emilmont 80:8e73be2a2ac1 4800 #define RADIO_SHORTS_DISABLED_TXEN_Msk (0x1UL << RADIO_SHORTS_DISABLED_TXEN_Pos) /*!< Bit mask of DISABLED_TXEN field. */
emilmont 80:8e73be2a2ac1 4801 #define RADIO_SHORTS_DISABLED_TXEN_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4802 #define RADIO_SHORTS_DISABLED_TXEN_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4803
emilmont 80:8e73be2a2ac1 4804 /* Bit 1 : Shortcut between END event and DISABLE task. */
emilmont 80:8e73be2a2ac1 4805 #define RADIO_SHORTS_END_DISABLE_Pos (1UL) /*!< Position of END_DISABLE field. */
emilmont 80:8e73be2a2ac1 4806 #define RADIO_SHORTS_END_DISABLE_Msk (0x1UL << RADIO_SHORTS_END_DISABLE_Pos) /*!< Bit mask of END_DISABLE field. */
emilmont 80:8e73be2a2ac1 4807 #define RADIO_SHORTS_END_DISABLE_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4808 #define RADIO_SHORTS_END_DISABLE_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4809
emilmont 80:8e73be2a2ac1 4810 /* Bit 0 : Shortcut between READY event and START task. */
emilmont 80:8e73be2a2ac1 4811 #define RADIO_SHORTS_READY_START_Pos (0UL) /*!< Position of READY_START field. */
emilmont 80:8e73be2a2ac1 4812 #define RADIO_SHORTS_READY_START_Msk (0x1UL << RADIO_SHORTS_READY_START_Pos) /*!< Bit mask of READY_START field. */
emilmont 80:8e73be2a2ac1 4813 #define RADIO_SHORTS_READY_START_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 4814 #define RADIO_SHORTS_READY_START_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 4815
emilmont 80:8e73be2a2ac1 4816 /* Register: RADIO_INTENSET */
emilmont 80:8e73be2a2ac1 4817 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 4818
emilmont 80:8e73be2a2ac1 4819 /* Bit 10 : Enable interrupt on BCMATCH event. */
emilmont 80:8e73be2a2ac1 4820 #define RADIO_INTENSET_BCMATCH_Pos (10UL) /*!< Position of BCMATCH field. */
emilmont 80:8e73be2a2ac1 4821 #define RADIO_INTENSET_BCMATCH_Msk (0x1UL << RADIO_INTENSET_BCMATCH_Pos) /*!< Bit mask of BCMATCH field. */
emilmont 80:8e73be2a2ac1 4822 #define RADIO_INTENSET_BCMATCH_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4823 #define RADIO_INTENSET_BCMATCH_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4824 #define RADIO_INTENSET_BCMATCH_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4825
emilmont 80:8e73be2a2ac1 4826 /* Bit 7 : Enable interrupt on RSSIEND event. */
emilmont 80:8e73be2a2ac1 4827 #define RADIO_INTENSET_RSSIEND_Pos (7UL) /*!< Position of RSSIEND field. */
emilmont 80:8e73be2a2ac1 4828 #define RADIO_INTENSET_RSSIEND_Msk (0x1UL << RADIO_INTENSET_RSSIEND_Pos) /*!< Bit mask of RSSIEND field. */
emilmont 80:8e73be2a2ac1 4829 #define RADIO_INTENSET_RSSIEND_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4830 #define RADIO_INTENSET_RSSIEND_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4831 #define RADIO_INTENSET_RSSIEND_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4832
emilmont 80:8e73be2a2ac1 4833 /* Bit 6 : Enable interrupt on DEVMISS event. */
emilmont 80:8e73be2a2ac1 4834 #define RADIO_INTENSET_DEVMISS_Pos (6UL) /*!< Position of DEVMISS field. */
emilmont 80:8e73be2a2ac1 4835 #define RADIO_INTENSET_DEVMISS_Msk (0x1UL << RADIO_INTENSET_DEVMISS_Pos) /*!< Bit mask of DEVMISS field. */
emilmont 80:8e73be2a2ac1 4836 #define RADIO_INTENSET_DEVMISS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4837 #define RADIO_INTENSET_DEVMISS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4838 #define RADIO_INTENSET_DEVMISS_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4839
emilmont 80:8e73be2a2ac1 4840 /* Bit 5 : Enable interrupt on DEVMATCH event. */
emilmont 80:8e73be2a2ac1 4841 #define RADIO_INTENSET_DEVMATCH_Pos (5UL) /*!< Position of DEVMATCH field. */
emilmont 80:8e73be2a2ac1 4842 #define RADIO_INTENSET_DEVMATCH_Msk (0x1UL << RADIO_INTENSET_DEVMATCH_Pos) /*!< Bit mask of DEVMATCH field. */
emilmont 80:8e73be2a2ac1 4843 #define RADIO_INTENSET_DEVMATCH_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4844 #define RADIO_INTENSET_DEVMATCH_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4845 #define RADIO_INTENSET_DEVMATCH_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4846
emilmont 80:8e73be2a2ac1 4847 /* Bit 4 : Enable interrupt on DISABLED event. */
emilmont 80:8e73be2a2ac1 4848 #define RADIO_INTENSET_DISABLED_Pos (4UL) /*!< Position of DISABLED field. */
emilmont 80:8e73be2a2ac1 4849 #define RADIO_INTENSET_DISABLED_Msk (0x1UL << RADIO_INTENSET_DISABLED_Pos) /*!< Bit mask of DISABLED field. */
emilmont 80:8e73be2a2ac1 4850 #define RADIO_INTENSET_DISABLED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4851 #define RADIO_INTENSET_DISABLED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4852 #define RADIO_INTENSET_DISABLED_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4853
emilmont 80:8e73be2a2ac1 4854 /* Bit 3 : Enable interrupt on END event. */
emilmont 80:8e73be2a2ac1 4855 #define RADIO_INTENSET_END_Pos (3UL) /*!< Position of END field. */
emilmont 80:8e73be2a2ac1 4856 #define RADIO_INTENSET_END_Msk (0x1UL << RADIO_INTENSET_END_Pos) /*!< Bit mask of END field. */
emilmont 80:8e73be2a2ac1 4857 #define RADIO_INTENSET_END_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4858 #define RADIO_INTENSET_END_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4859 #define RADIO_INTENSET_END_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4860
emilmont 80:8e73be2a2ac1 4861 /* Bit 2 : Enable interrupt on PAYLOAD event. */
emilmont 80:8e73be2a2ac1 4862 #define RADIO_INTENSET_PAYLOAD_Pos (2UL) /*!< Position of PAYLOAD field. */
emilmont 80:8e73be2a2ac1 4863 #define RADIO_INTENSET_PAYLOAD_Msk (0x1UL << RADIO_INTENSET_PAYLOAD_Pos) /*!< Bit mask of PAYLOAD field. */
emilmont 80:8e73be2a2ac1 4864 #define RADIO_INTENSET_PAYLOAD_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4865 #define RADIO_INTENSET_PAYLOAD_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4866 #define RADIO_INTENSET_PAYLOAD_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4867
emilmont 80:8e73be2a2ac1 4868 /* Bit 1 : Enable interrupt on ADDRESS event. */
emilmont 80:8e73be2a2ac1 4869 #define RADIO_INTENSET_ADDRESS_Pos (1UL) /*!< Position of ADDRESS field. */
emilmont 80:8e73be2a2ac1 4870 #define RADIO_INTENSET_ADDRESS_Msk (0x1UL << RADIO_INTENSET_ADDRESS_Pos) /*!< Bit mask of ADDRESS field. */
emilmont 80:8e73be2a2ac1 4871 #define RADIO_INTENSET_ADDRESS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4872 #define RADIO_INTENSET_ADDRESS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4873 #define RADIO_INTENSET_ADDRESS_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4874
emilmont 80:8e73be2a2ac1 4875 /* Bit 0 : Enable interrupt on READY event. */
emilmont 80:8e73be2a2ac1 4876 #define RADIO_INTENSET_READY_Pos (0UL) /*!< Position of READY field. */
emilmont 80:8e73be2a2ac1 4877 #define RADIO_INTENSET_READY_Msk (0x1UL << RADIO_INTENSET_READY_Pos) /*!< Bit mask of READY field. */
emilmont 80:8e73be2a2ac1 4878 #define RADIO_INTENSET_READY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4879 #define RADIO_INTENSET_READY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4880 #define RADIO_INTENSET_READY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 4881
emilmont 80:8e73be2a2ac1 4882 /* Register: RADIO_INTENCLR */
emilmont 80:8e73be2a2ac1 4883 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 4884
emilmont 80:8e73be2a2ac1 4885 /* Bit 10 : Disable interrupt on BCMATCH event. */
emilmont 80:8e73be2a2ac1 4886 #define RADIO_INTENCLR_BCMATCH_Pos (10UL) /*!< Position of BCMATCH field. */
emilmont 80:8e73be2a2ac1 4887 #define RADIO_INTENCLR_BCMATCH_Msk (0x1UL << RADIO_INTENCLR_BCMATCH_Pos) /*!< Bit mask of BCMATCH field. */
emilmont 80:8e73be2a2ac1 4888 #define RADIO_INTENCLR_BCMATCH_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4889 #define RADIO_INTENCLR_BCMATCH_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4890 #define RADIO_INTENCLR_BCMATCH_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4891
emilmont 80:8e73be2a2ac1 4892 /* Bit 7 : Disable interrupt on RSSIEND event. */
emilmont 80:8e73be2a2ac1 4893 #define RADIO_INTENCLR_RSSIEND_Pos (7UL) /*!< Position of RSSIEND field. */
emilmont 80:8e73be2a2ac1 4894 #define RADIO_INTENCLR_RSSIEND_Msk (0x1UL << RADIO_INTENCLR_RSSIEND_Pos) /*!< Bit mask of RSSIEND field. */
emilmont 80:8e73be2a2ac1 4895 #define RADIO_INTENCLR_RSSIEND_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4896 #define RADIO_INTENCLR_RSSIEND_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4897 #define RADIO_INTENCLR_RSSIEND_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4898
emilmont 80:8e73be2a2ac1 4899 /* Bit 6 : Disable interrupt on DEVMISS event. */
emilmont 80:8e73be2a2ac1 4900 #define RADIO_INTENCLR_DEVMISS_Pos (6UL) /*!< Position of DEVMISS field. */
emilmont 80:8e73be2a2ac1 4901 #define RADIO_INTENCLR_DEVMISS_Msk (0x1UL << RADIO_INTENCLR_DEVMISS_Pos) /*!< Bit mask of DEVMISS field. */
emilmont 80:8e73be2a2ac1 4902 #define RADIO_INTENCLR_DEVMISS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4903 #define RADIO_INTENCLR_DEVMISS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4904 #define RADIO_INTENCLR_DEVMISS_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4905
emilmont 80:8e73be2a2ac1 4906 /* Bit 5 : Disable interrupt on DEVMATCH event. */
emilmont 80:8e73be2a2ac1 4907 #define RADIO_INTENCLR_DEVMATCH_Pos (5UL) /*!< Position of DEVMATCH field. */
emilmont 80:8e73be2a2ac1 4908 #define RADIO_INTENCLR_DEVMATCH_Msk (0x1UL << RADIO_INTENCLR_DEVMATCH_Pos) /*!< Bit mask of DEVMATCH field. */
emilmont 80:8e73be2a2ac1 4909 #define RADIO_INTENCLR_DEVMATCH_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4910 #define RADIO_INTENCLR_DEVMATCH_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4911 #define RADIO_INTENCLR_DEVMATCH_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4912
emilmont 80:8e73be2a2ac1 4913 /* Bit 4 : Disable interrupt on DISABLED event. */
emilmont 80:8e73be2a2ac1 4914 #define RADIO_INTENCLR_DISABLED_Pos (4UL) /*!< Position of DISABLED field. */
emilmont 80:8e73be2a2ac1 4915 #define RADIO_INTENCLR_DISABLED_Msk (0x1UL << RADIO_INTENCLR_DISABLED_Pos) /*!< Bit mask of DISABLED field. */
emilmont 80:8e73be2a2ac1 4916 #define RADIO_INTENCLR_DISABLED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4917 #define RADIO_INTENCLR_DISABLED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4918 #define RADIO_INTENCLR_DISABLED_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4919
emilmont 80:8e73be2a2ac1 4920 /* Bit 3 : Disable interrupt on END event. */
emilmont 80:8e73be2a2ac1 4921 #define RADIO_INTENCLR_END_Pos (3UL) /*!< Position of END field. */
emilmont 80:8e73be2a2ac1 4922 #define RADIO_INTENCLR_END_Msk (0x1UL << RADIO_INTENCLR_END_Pos) /*!< Bit mask of END field. */
emilmont 80:8e73be2a2ac1 4923 #define RADIO_INTENCLR_END_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4924 #define RADIO_INTENCLR_END_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4925 #define RADIO_INTENCLR_END_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4926
emilmont 80:8e73be2a2ac1 4927 /* Bit 2 : Disable interrupt on PAYLOAD event. */
emilmont 80:8e73be2a2ac1 4928 #define RADIO_INTENCLR_PAYLOAD_Pos (2UL) /*!< Position of PAYLOAD field. */
emilmont 80:8e73be2a2ac1 4929 #define RADIO_INTENCLR_PAYLOAD_Msk (0x1UL << RADIO_INTENCLR_PAYLOAD_Pos) /*!< Bit mask of PAYLOAD field. */
emilmont 80:8e73be2a2ac1 4930 #define RADIO_INTENCLR_PAYLOAD_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4931 #define RADIO_INTENCLR_PAYLOAD_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4932 #define RADIO_INTENCLR_PAYLOAD_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4933
emilmont 80:8e73be2a2ac1 4934 /* Bit 1 : Disable interrupt on ADDRESS event. */
emilmont 80:8e73be2a2ac1 4935 #define RADIO_INTENCLR_ADDRESS_Pos (1UL) /*!< Position of ADDRESS field. */
emilmont 80:8e73be2a2ac1 4936 #define RADIO_INTENCLR_ADDRESS_Msk (0x1UL << RADIO_INTENCLR_ADDRESS_Pos) /*!< Bit mask of ADDRESS field. */
emilmont 80:8e73be2a2ac1 4937 #define RADIO_INTENCLR_ADDRESS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4938 #define RADIO_INTENCLR_ADDRESS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4939 #define RADIO_INTENCLR_ADDRESS_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4940
emilmont 80:8e73be2a2ac1 4941 /* Bit 0 : Disable interrupt on READY event. */
emilmont 80:8e73be2a2ac1 4942 #define RADIO_INTENCLR_READY_Pos (0UL) /*!< Position of READY field. */
emilmont 80:8e73be2a2ac1 4943 #define RADIO_INTENCLR_READY_Msk (0x1UL << RADIO_INTENCLR_READY_Pos) /*!< Bit mask of READY field. */
emilmont 80:8e73be2a2ac1 4944 #define RADIO_INTENCLR_READY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 4945 #define RADIO_INTENCLR_READY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 4946 #define RADIO_INTENCLR_READY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 4947
emilmont 80:8e73be2a2ac1 4948 /* Register: RADIO_CRCSTATUS */
emilmont 80:8e73be2a2ac1 4949 /* Description: CRC status of received packet. */
emilmont 80:8e73be2a2ac1 4950
emilmont 80:8e73be2a2ac1 4951 /* Bit 0 : CRC status of received packet. */
emilmont 80:8e73be2a2ac1 4952 #define RADIO_CRCSTATUS_CRCSTATUS_Pos (0UL) /*!< Position of CRCSTATUS field. */
emilmont 80:8e73be2a2ac1 4953 #define RADIO_CRCSTATUS_CRCSTATUS_Msk (0x1UL << RADIO_CRCSTATUS_CRCSTATUS_Pos) /*!< Bit mask of CRCSTATUS field. */
emilmont 80:8e73be2a2ac1 4954 #define RADIO_CRCSTATUS_CRCSTATUS_CRCError (0UL) /*!< Packet received with CRC error. */
emilmont 80:8e73be2a2ac1 4955 #define RADIO_CRCSTATUS_CRCSTATUS_CRCOk (1UL) /*!< Packet received with CRC ok. */
emilmont 80:8e73be2a2ac1 4956
emilmont 80:8e73be2a2ac1 4957 /* Register: RADIO_RXMATCH */
emilmont 80:8e73be2a2ac1 4958 /* Description: Received address. */
emilmont 80:8e73be2a2ac1 4959
emilmont 80:8e73be2a2ac1 4960 /* Bits 2..0 : Logical address in which previous packet was received. */
emilmont 80:8e73be2a2ac1 4961 #define RADIO_RXMATCH_RXMATCH_Pos (0UL) /*!< Position of RXMATCH field. */
emilmont 80:8e73be2a2ac1 4962 #define RADIO_RXMATCH_RXMATCH_Msk (0x7UL << RADIO_RXMATCH_RXMATCH_Pos) /*!< Bit mask of RXMATCH field. */
emilmont 80:8e73be2a2ac1 4963
emilmont 80:8e73be2a2ac1 4964 /* Register: RADIO_RXCRC */
emilmont 80:8e73be2a2ac1 4965 /* Description: Received CRC. */
emilmont 80:8e73be2a2ac1 4966
emilmont 80:8e73be2a2ac1 4967 /* Bits 23..0 : CRC field of previously received packet. */
emilmont 80:8e73be2a2ac1 4968 #define RADIO_RXCRC_RXCRC_Pos (0UL) /*!< Position of RXCRC field. */
emilmont 80:8e73be2a2ac1 4969 #define RADIO_RXCRC_RXCRC_Msk (0xFFFFFFUL << RADIO_RXCRC_RXCRC_Pos) /*!< Bit mask of RXCRC field. */
emilmont 80:8e73be2a2ac1 4970
emilmont 80:8e73be2a2ac1 4971 /* Register: RADIO_DAI */
emilmont 80:8e73be2a2ac1 4972 /* Description: Device address match index. */
emilmont 80:8e73be2a2ac1 4973
Kojto 97:433970e64889 4974 /* Bits 2..0 : Index (n) of device address (see DAB[n] and DAP[n]) that obtained an address match. */
emilmont 80:8e73be2a2ac1 4975 #define RADIO_DAI_DAI_Pos (0UL) /*!< Position of DAI field. */
emilmont 80:8e73be2a2ac1 4976 #define RADIO_DAI_DAI_Msk (0x7UL << RADIO_DAI_DAI_Pos) /*!< Bit mask of DAI field. */
emilmont 80:8e73be2a2ac1 4977
emilmont 80:8e73be2a2ac1 4978 /* Register: RADIO_FREQUENCY */
emilmont 80:8e73be2a2ac1 4979 /* Description: Frequency. */
emilmont 80:8e73be2a2ac1 4980
emilmont 80:8e73be2a2ac1 4981 /* Bits 6..0 : Radio channel frequency offset in MHz: RF Frequency = 2400 + FREQUENCY (MHz). Decision point: TXEN or RXEN task. */
emilmont 80:8e73be2a2ac1 4982 #define RADIO_FREQUENCY_FREQUENCY_Pos (0UL) /*!< Position of FREQUENCY field. */
emilmont 80:8e73be2a2ac1 4983 #define RADIO_FREQUENCY_FREQUENCY_Msk (0x7FUL << RADIO_FREQUENCY_FREQUENCY_Pos) /*!< Bit mask of FREQUENCY field. */
emilmont 80:8e73be2a2ac1 4984
emilmont 80:8e73be2a2ac1 4985 /* Register: RADIO_TXPOWER */
emilmont 80:8e73be2a2ac1 4986 /* Description: Output power. */
emilmont 80:8e73be2a2ac1 4987
emilmont 80:8e73be2a2ac1 4988 /* Bits 7..0 : Radio output power. Decision point: TXEN task. */
emilmont 80:8e73be2a2ac1 4989 #define RADIO_TXPOWER_TXPOWER_Pos (0UL) /*!< Position of TXPOWER field. */
emilmont 80:8e73be2a2ac1 4990 #define RADIO_TXPOWER_TXPOWER_Msk (0xFFUL << RADIO_TXPOWER_TXPOWER_Pos) /*!< Bit mask of TXPOWER field. */
Kojto 122:f9eeca106725 4991 #define RADIO_TXPOWER_TXPOWER_0dBm (0x00UL) /*!< 0dBm. */
emilmont 80:8e73be2a2ac1 4992 #define RADIO_TXPOWER_TXPOWER_Pos4dBm (0x04UL) /*!< +4dBm. */
Kojto 122:f9eeca106725 4993 #define RADIO_TXPOWER_TXPOWER_Neg30dBm (0xD8UL) /*!< -30dBm. */
Kojto 122:f9eeca106725 4994 #define RADIO_TXPOWER_TXPOWER_Neg20dBm (0xECUL) /*!< -20dBm. */
Kojto 122:f9eeca106725 4995 #define RADIO_TXPOWER_TXPOWER_Neg16dBm (0xF0UL) /*!< -16dBm. */
Kojto 122:f9eeca106725 4996 #define RADIO_TXPOWER_TXPOWER_Neg12dBm (0xF4UL) /*!< -12dBm. */
emilmont 80:8e73be2a2ac1 4997 #define RADIO_TXPOWER_TXPOWER_Neg8dBm (0xF8UL) /*!< -8dBm. */
Kojto 122:f9eeca106725 4998 #define RADIO_TXPOWER_TXPOWER_Neg4dBm (0xFCUL) /*!< -4dBm. */
emilmont 80:8e73be2a2ac1 4999
emilmont 80:8e73be2a2ac1 5000 /* Register: RADIO_MODE */
emilmont 80:8e73be2a2ac1 5001 /* Description: Data rate and modulation. */
emilmont 80:8e73be2a2ac1 5002
emilmont 80:8e73be2a2ac1 5003 /* Bits 1..0 : Radio data rate and modulation setting. Decision point: TXEN or RXEN task. */
emilmont 80:8e73be2a2ac1 5004 #define RADIO_MODE_MODE_Pos (0UL) /*!< Position of MODE field. */
emilmont 80:8e73be2a2ac1 5005 #define RADIO_MODE_MODE_Msk (0x3UL << RADIO_MODE_MODE_Pos) /*!< Bit mask of MODE field. */
emilmont 80:8e73be2a2ac1 5006 #define RADIO_MODE_MODE_Nrf_1Mbit (0x00UL) /*!< 1Mbit/s Nordic propietary radio mode. */
emilmont 80:8e73be2a2ac1 5007 #define RADIO_MODE_MODE_Nrf_2Mbit (0x01UL) /*!< 2Mbit/s Nordic propietary radio mode. */
emilmont 80:8e73be2a2ac1 5008 #define RADIO_MODE_MODE_Nrf_250Kbit (0x02UL) /*!< 250kbit/s Nordic propietary radio mode. */
emilmont 80:8e73be2a2ac1 5009 #define RADIO_MODE_MODE_Ble_1Mbit (0x03UL) /*!< 1Mbit/s Bluetooth Low Energy */
emilmont 80:8e73be2a2ac1 5010
emilmont 80:8e73be2a2ac1 5011 /* Register: RADIO_PCNF0 */
emilmont 80:8e73be2a2ac1 5012 /* Description: Packet configuration 0. */
emilmont 80:8e73be2a2ac1 5013
emilmont 80:8e73be2a2ac1 5014 /* Bits 19..16 : Length of S1 field in number of bits. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5015 #define RADIO_PCNF0_S1LEN_Pos (16UL) /*!< Position of S1LEN field. */
emilmont 80:8e73be2a2ac1 5016 #define RADIO_PCNF0_S1LEN_Msk (0xFUL << RADIO_PCNF0_S1LEN_Pos) /*!< Bit mask of S1LEN field. */
emilmont 80:8e73be2a2ac1 5017
emilmont 80:8e73be2a2ac1 5018 /* Bit 8 : Length of S0 field in number of bytes. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5019 #define RADIO_PCNF0_S0LEN_Pos (8UL) /*!< Position of S0LEN field. */
emilmont 80:8e73be2a2ac1 5020 #define RADIO_PCNF0_S0LEN_Msk (0x1UL << RADIO_PCNF0_S0LEN_Pos) /*!< Bit mask of S0LEN field. */
emilmont 80:8e73be2a2ac1 5021
emilmont 80:8e73be2a2ac1 5022 /* Bits 3..0 : Length of length field in number of bits. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5023 #define RADIO_PCNF0_LFLEN_Pos (0UL) /*!< Position of LFLEN field. */
emilmont 80:8e73be2a2ac1 5024 #define RADIO_PCNF0_LFLEN_Msk (0xFUL << RADIO_PCNF0_LFLEN_Pos) /*!< Bit mask of LFLEN field. */
emilmont 80:8e73be2a2ac1 5025
emilmont 80:8e73be2a2ac1 5026 /* Register: RADIO_PCNF1 */
emilmont 80:8e73be2a2ac1 5027 /* Description: Packet configuration 1. */
emilmont 80:8e73be2a2ac1 5028
emilmont 80:8e73be2a2ac1 5029 /* Bit 25 : Packet whitening enable. */
emilmont 80:8e73be2a2ac1 5030 #define RADIO_PCNF1_WHITEEN_Pos (25UL) /*!< Position of WHITEEN field. */
emilmont 80:8e73be2a2ac1 5031 #define RADIO_PCNF1_WHITEEN_Msk (0x1UL << RADIO_PCNF1_WHITEEN_Pos) /*!< Bit mask of WHITEEN field. */
emilmont 80:8e73be2a2ac1 5032 #define RADIO_PCNF1_WHITEEN_Disabled (0UL) /*!< Whitening disabled. */
emilmont 80:8e73be2a2ac1 5033 #define RADIO_PCNF1_WHITEEN_Enabled (1UL) /*!< Whitening enabled. */
emilmont 80:8e73be2a2ac1 5034
emilmont 80:8e73be2a2ac1 5035 /* Bit 24 : On air endianness of packet length field. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5036 #define RADIO_PCNF1_ENDIAN_Pos (24UL) /*!< Position of ENDIAN field. */
emilmont 80:8e73be2a2ac1 5037 #define RADIO_PCNF1_ENDIAN_Msk (0x1UL << RADIO_PCNF1_ENDIAN_Pos) /*!< Bit mask of ENDIAN field. */
emilmont 80:8e73be2a2ac1 5038 #define RADIO_PCNF1_ENDIAN_Little (0UL) /*!< Least significant bit on air first */
emilmont 80:8e73be2a2ac1 5039 #define RADIO_PCNF1_ENDIAN_Big (1UL) /*!< Most significant bit on air first */
emilmont 80:8e73be2a2ac1 5040
emilmont 80:8e73be2a2ac1 5041 /* Bits 18..16 : Base address length in number of bytes. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5042 #define RADIO_PCNF1_BALEN_Pos (16UL) /*!< Position of BALEN field. */
emilmont 80:8e73be2a2ac1 5043 #define RADIO_PCNF1_BALEN_Msk (0x7UL << RADIO_PCNF1_BALEN_Pos) /*!< Bit mask of BALEN field. */
emilmont 80:8e73be2a2ac1 5044
emilmont 80:8e73be2a2ac1 5045 /* Bits 15..8 : Static length in number of bytes. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5046 #define RADIO_PCNF1_STATLEN_Pos (8UL) /*!< Position of STATLEN field. */
emilmont 80:8e73be2a2ac1 5047 #define RADIO_PCNF1_STATLEN_Msk (0xFFUL << RADIO_PCNF1_STATLEN_Pos) /*!< Bit mask of STATLEN field. */
emilmont 80:8e73be2a2ac1 5048
emilmont 80:8e73be2a2ac1 5049 /* Bits 7..0 : Maximum length of packet payload in number of bytes. */
emilmont 80:8e73be2a2ac1 5050 #define RADIO_PCNF1_MAXLEN_Pos (0UL) /*!< Position of MAXLEN field. */
emilmont 80:8e73be2a2ac1 5051 #define RADIO_PCNF1_MAXLEN_Msk (0xFFUL << RADIO_PCNF1_MAXLEN_Pos) /*!< Bit mask of MAXLEN field. */
emilmont 80:8e73be2a2ac1 5052
emilmont 80:8e73be2a2ac1 5053 /* Register: RADIO_PREFIX0 */
emilmont 80:8e73be2a2ac1 5054 /* Description: Prefixes bytes for logical addresses 0 to 3. */
emilmont 80:8e73be2a2ac1 5055
emilmont 80:8e73be2a2ac1 5056 /* Bits 31..24 : Address prefix 3. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5057 #define RADIO_PREFIX0_AP3_Pos (24UL) /*!< Position of AP3 field. */
emilmont 80:8e73be2a2ac1 5058 #define RADIO_PREFIX0_AP3_Msk (0xFFUL << RADIO_PREFIX0_AP3_Pos) /*!< Bit mask of AP3 field. */
emilmont 80:8e73be2a2ac1 5059
emilmont 80:8e73be2a2ac1 5060 /* Bits 23..16 : Address prefix 2. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5061 #define RADIO_PREFIX0_AP2_Pos (16UL) /*!< Position of AP2 field. */
emilmont 80:8e73be2a2ac1 5062 #define RADIO_PREFIX0_AP2_Msk (0xFFUL << RADIO_PREFIX0_AP2_Pos) /*!< Bit mask of AP2 field. */
emilmont 80:8e73be2a2ac1 5063
emilmont 80:8e73be2a2ac1 5064 /* Bits 15..8 : Address prefix 1. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5065 #define RADIO_PREFIX0_AP1_Pos (8UL) /*!< Position of AP1 field. */
emilmont 80:8e73be2a2ac1 5066 #define RADIO_PREFIX0_AP1_Msk (0xFFUL << RADIO_PREFIX0_AP1_Pos) /*!< Bit mask of AP1 field. */
emilmont 80:8e73be2a2ac1 5067
emilmont 80:8e73be2a2ac1 5068 /* Bits 7..0 : Address prefix 0. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5069 #define RADIO_PREFIX0_AP0_Pos (0UL) /*!< Position of AP0 field. */
emilmont 80:8e73be2a2ac1 5070 #define RADIO_PREFIX0_AP0_Msk (0xFFUL << RADIO_PREFIX0_AP0_Pos) /*!< Bit mask of AP0 field. */
emilmont 80:8e73be2a2ac1 5071
emilmont 80:8e73be2a2ac1 5072 /* Register: RADIO_PREFIX1 */
emilmont 80:8e73be2a2ac1 5073 /* Description: Prefixes bytes for logical addresses 4 to 7. */
emilmont 80:8e73be2a2ac1 5074
emilmont 80:8e73be2a2ac1 5075 /* Bits 31..24 : Address prefix 7. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5076 #define RADIO_PREFIX1_AP7_Pos (24UL) /*!< Position of AP7 field. */
emilmont 80:8e73be2a2ac1 5077 #define RADIO_PREFIX1_AP7_Msk (0xFFUL << RADIO_PREFIX1_AP7_Pos) /*!< Bit mask of AP7 field. */
emilmont 80:8e73be2a2ac1 5078
emilmont 80:8e73be2a2ac1 5079 /* Bits 23..16 : Address prefix 6. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5080 #define RADIO_PREFIX1_AP6_Pos (16UL) /*!< Position of AP6 field. */
emilmont 80:8e73be2a2ac1 5081 #define RADIO_PREFIX1_AP6_Msk (0xFFUL << RADIO_PREFIX1_AP6_Pos) /*!< Bit mask of AP6 field. */
emilmont 80:8e73be2a2ac1 5082
emilmont 80:8e73be2a2ac1 5083 /* Bits 15..8 : Address prefix 5. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5084 #define RADIO_PREFIX1_AP5_Pos (8UL) /*!< Position of AP5 field. */
emilmont 80:8e73be2a2ac1 5085 #define RADIO_PREFIX1_AP5_Msk (0xFFUL << RADIO_PREFIX1_AP5_Pos) /*!< Bit mask of AP5 field. */
emilmont 80:8e73be2a2ac1 5086
emilmont 80:8e73be2a2ac1 5087 /* Bits 7..0 : Address prefix 4. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5088 #define RADIO_PREFIX1_AP4_Pos (0UL) /*!< Position of AP4 field. */
emilmont 80:8e73be2a2ac1 5089 #define RADIO_PREFIX1_AP4_Msk (0xFFUL << RADIO_PREFIX1_AP4_Pos) /*!< Bit mask of AP4 field. */
emilmont 80:8e73be2a2ac1 5090
emilmont 80:8e73be2a2ac1 5091 /* Register: RADIO_TXADDRESS */
emilmont 80:8e73be2a2ac1 5092 /* Description: Transmit address select. */
emilmont 80:8e73be2a2ac1 5093
emilmont 80:8e73be2a2ac1 5094 /* Bits 2..0 : Logical address to be used when transmitting a packet. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5095 #define RADIO_TXADDRESS_TXADDRESS_Pos (0UL) /*!< Position of TXADDRESS field. */
emilmont 80:8e73be2a2ac1 5096 #define RADIO_TXADDRESS_TXADDRESS_Msk (0x7UL << RADIO_TXADDRESS_TXADDRESS_Pos) /*!< Bit mask of TXADDRESS field. */
emilmont 80:8e73be2a2ac1 5097
emilmont 80:8e73be2a2ac1 5098 /* Register: RADIO_RXADDRESSES */
emilmont 80:8e73be2a2ac1 5099 /* Description: Receive address select. */
emilmont 80:8e73be2a2ac1 5100
emilmont 80:8e73be2a2ac1 5101 /* Bit 7 : Enable reception on logical address 7. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5102 #define RADIO_RXADDRESSES_ADDR7_Pos (7UL) /*!< Position of ADDR7 field. */
emilmont 80:8e73be2a2ac1 5103 #define RADIO_RXADDRESSES_ADDR7_Msk (0x1UL << RADIO_RXADDRESSES_ADDR7_Pos) /*!< Bit mask of ADDR7 field. */
emilmont 80:8e73be2a2ac1 5104 #define RADIO_RXADDRESSES_ADDR7_Disabled (0UL) /*!< Reception disabled. */
emilmont 80:8e73be2a2ac1 5105 #define RADIO_RXADDRESSES_ADDR7_Enabled (1UL) /*!< Reception enabled. */
emilmont 80:8e73be2a2ac1 5106
emilmont 80:8e73be2a2ac1 5107 /* Bit 6 : Enable reception on logical address 6. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5108 #define RADIO_RXADDRESSES_ADDR6_Pos (6UL) /*!< Position of ADDR6 field. */
emilmont 80:8e73be2a2ac1 5109 #define RADIO_RXADDRESSES_ADDR6_Msk (0x1UL << RADIO_RXADDRESSES_ADDR6_Pos) /*!< Bit mask of ADDR6 field. */
emilmont 80:8e73be2a2ac1 5110 #define RADIO_RXADDRESSES_ADDR6_Disabled (0UL) /*!< Reception disabled. */
emilmont 80:8e73be2a2ac1 5111 #define RADIO_RXADDRESSES_ADDR6_Enabled (1UL) /*!< Reception enabled. */
emilmont 80:8e73be2a2ac1 5112
emilmont 80:8e73be2a2ac1 5113 /* Bit 5 : Enable reception on logical address 5. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5114 #define RADIO_RXADDRESSES_ADDR5_Pos (5UL) /*!< Position of ADDR5 field. */
emilmont 80:8e73be2a2ac1 5115 #define RADIO_RXADDRESSES_ADDR5_Msk (0x1UL << RADIO_RXADDRESSES_ADDR5_Pos) /*!< Bit mask of ADDR5 field. */
emilmont 80:8e73be2a2ac1 5116 #define RADIO_RXADDRESSES_ADDR5_Disabled (0UL) /*!< Reception disabled. */
emilmont 80:8e73be2a2ac1 5117 #define RADIO_RXADDRESSES_ADDR5_Enabled (1UL) /*!< Reception enabled. */
emilmont 80:8e73be2a2ac1 5118
emilmont 80:8e73be2a2ac1 5119 /* Bit 4 : Enable reception on logical address 4. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5120 #define RADIO_RXADDRESSES_ADDR4_Pos (4UL) /*!< Position of ADDR4 field. */
emilmont 80:8e73be2a2ac1 5121 #define RADIO_RXADDRESSES_ADDR4_Msk (0x1UL << RADIO_RXADDRESSES_ADDR4_Pos) /*!< Bit mask of ADDR4 field. */
emilmont 80:8e73be2a2ac1 5122 #define RADIO_RXADDRESSES_ADDR4_Disabled (0UL) /*!< Reception disabled. */
emilmont 80:8e73be2a2ac1 5123 #define RADIO_RXADDRESSES_ADDR4_Enabled (1UL) /*!< Reception enabled. */
emilmont 80:8e73be2a2ac1 5124
emilmont 80:8e73be2a2ac1 5125 /* Bit 3 : Enable reception on logical address 3. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5126 #define RADIO_RXADDRESSES_ADDR3_Pos (3UL) /*!< Position of ADDR3 field. */
emilmont 80:8e73be2a2ac1 5127 #define RADIO_RXADDRESSES_ADDR3_Msk (0x1UL << RADIO_RXADDRESSES_ADDR3_Pos) /*!< Bit mask of ADDR3 field. */
emilmont 80:8e73be2a2ac1 5128 #define RADIO_RXADDRESSES_ADDR3_Disabled (0UL) /*!< Reception disabled. */
emilmont 80:8e73be2a2ac1 5129 #define RADIO_RXADDRESSES_ADDR3_Enabled (1UL) /*!< Reception enabled. */
emilmont 80:8e73be2a2ac1 5130
emilmont 80:8e73be2a2ac1 5131 /* Bit 2 : Enable reception on logical address 2. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5132 #define RADIO_RXADDRESSES_ADDR2_Pos (2UL) /*!< Position of ADDR2 field. */
emilmont 80:8e73be2a2ac1 5133 #define RADIO_RXADDRESSES_ADDR2_Msk (0x1UL << RADIO_RXADDRESSES_ADDR2_Pos) /*!< Bit mask of ADDR2 field. */
emilmont 80:8e73be2a2ac1 5134 #define RADIO_RXADDRESSES_ADDR2_Disabled (0UL) /*!< Reception disabled. */
emilmont 80:8e73be2a2ac1 5135 #define RADIO_RXADDRESSES_ADDR2_Enabled (1UL) /*!< Reception enabled. */
emilmont 80:8e73be2a2ac1 5136
emilmont 80:8e73be2a2ac1 5137 /* Bit 1 : Enable reception on logical address 1. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5138 #define RADIO_RXADDRESSES_ADDR1_Pos (1UL) /*!< Position of ADDR1 field. */
emilmont 80:8e73be2a2ac1 5139 #define RADIO_RXADDRESSES_ADDR1_Msk (0x1UL << RADIO_RXADDRESSES_ADDR1_Pos) /*!< Bit mask of ADDR1 field. */
emilmont 80:8e73be2a2ac1 5140 #define RADIO_RXADDRESSES_ADDR1_Disabled (0UL) /*!< Reception disabled. */
emilmont 80:8e73be2a2ac1 5141 #define RADIO_RXADDRESSES_ADDR1_Enabled (1UL) /*!< Reception enabled. */
emilmont 80:8e73be2a2ac1 5142
emilmont 80:8e73be2a2ac1 5143 /* Bit 0 : Enable reception on logical address 0. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5144 #define RADIO_RXADDRESSES_ADDR0_Pos (0UL) /*!< Position of ADDR0 field. */
emilmont 80:8e73be2a2ac1 5145 #define RADIO_RXADDRESSES_ADDR0_Msk (0x1UL << RADIO_RXADDRESSES_ADDR0_Pos) /*!< Bit mask of ADDR0 field. */
emilmont 80:8e73be2a2ac1 5146 #define RADIO_RXADDRESSES_ADDR0_Disabled (0UL) /*!< Reception disabled. */
emilmont 80:8e73be2a2ac1 5147 #define RADIO_RXADDRESSES_ADDR0_Enabled (1UL) /*!< Reception enabled. */
emilmont 80:8e73be2a2ac1 5148
emilmont 80:8e73be2a2ac1 5149 /* Register: RADIO_CRCCNF */
emilmont 80:8e73be2a2ac1 5150 /* Description: CRC configuration. */
emilmont 80:8e73be2a2ac1 5151
emilmont 80:8e73be2a2ac1 5152 /* Bit 8 : Leave packet address field out of the CRC calculation. Decision point: START task. */
Kojto 97:433970e64889 5153 #define RADIO_CRCCNF_SKIPADDR_Pos (8UL) /*!< Position of SKIPADDR field. */
Kojto 97:433970e64889 5154 #define RADIO_CRCCNF_SKIPADDR_Msk (0x1UL << RADIO_CRCCNF_SKIPADDR_Pos) /*!< Bit mask of SKIPADDR field. */
Kojto 97:433970e64889 5155 #define RADIO_CRCCNF_SKIPADDR_Include (0UL) /*!< Include packet address in CRC calculation. */
Kojto 97:433970e64889 5156 #define RADIO_CRCCNF_SKIPADDR_Skip (1UL) /*!< Packet address is skipped in CRC calculation. The CRC calculation will start at the first byte after the address. */
emilmont 80:8e73be2a2ac1 5157
emilmont 80:8e73be2a2ac1 5158 /* Bits 1..0 : CRC length. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5159 #define RADIO_CRCCNF_LEN_Pos (0UL) /*!< Position of LEN field. */
emilmont 80:8e73be2a2ac1 5160 #define RADIO_CRCCNF_LEN_Msk (0x3UL << RADIO_CRCCNF_LEN_Pos) /*!< Bit mask of LEN field. */
emilmont 80:8e73be2a2ac1 5161 #define RADIO_CRCCNF_LEN_Disabled (0UL) /*!< CRC calculation disabled. */
emilmont 80:8e73be2a2ac1 5162 #define RADIO_CRCCNF_LEN_One (1UL) /*!< One byte long CRC. */
emilmont 80:8e73be2a2ac1 5163 #define RADIO_CRCCNF_LEN_Two (2UL) /*!< Two bytes long CRC. */
emilmont 80:8e73be2a2ac1 5164 #define RADIO_CRCCNF_LEN_Three (3UL) /*!< Three bytes long CRC. */
emilmont 80:8e73be2a2ac1 5165
emilmont 80:8e73be2a2ac1 5166 /* Register: RADIO_CRCPOLY */
emilmont 80:8e73be2a2ac1 5167 /* Description: CRC polynomial. */
emilmont 80:8e73be2a2ac1 5168
Kojto 97:433970e64889 5169 /* Bits 23..0 : CRC polynomial. Decision point: START task. */
Kojto 97:433970e64889 5170 #define RADIO_CRCPOLY_CRCPOLY_Pos (0UL) /*!< Position of CRCPOLY field. */
Kojto 97:433970e64889 5171 #define RADIO_CRCPOLY_CRCPOLY_Msk (0xFFFFFFUL << RADIO_CRCPOLY_CRCPOLY_Pos) /*!< Bit mask of CRCPOLY field. */
emilmont 80:8e73be2a2ac1 5172
emilmont 80:8e73be2a2ac1 5173 /* Register: RADIO_CRCINIT */
emilmont 80:8e73be2a2ac1 5174 /* Description: CRC initial value. */
emilmont 80:8e73be2a2ac1 5175
emilmont 80:8e73be2a2ac1 5176 /* Bits 23..0 : Initial value for CRC calculation. Decision point: START task. */
emilmont 80:8e73be2a2ac1 5177 #define RADIO_CRCINIT_CRCINIT_Pos (0UL) /*!< Position of CRCINIT field. */
emilmont 80:8e73be2a2ac1 5178 #define RADIO_CRCINIT_CRCINIT_Msk (0xFFFFFFUL << RADIO_CRCINIT_CRCINIT_Pos) /*!< Bit mask of CRCINIT field. */
emilmont 80:8e73be2a2ac1 5179
emilmont 80:8e73be2a2ac1 5180 /* Register: RADIO_TEST */
emilmont 80:8e73be2a2ac1 5181 /* Description: Test features enable register. */
emilmont 80:8e73be2a2ac1 5182
emilmont 80:8e73be2a2ac1 5183 /* Bit 1 : PLL lock. Decision point: TXEN or RXEN task. */
Kojto 97:433970e64889 5184 #define RADIO_TEST_PLLLOCK_Pos (1UL) /*!< Position of PLLLOCK field. */
Kojto 97:433970e64889 5185 #define RADIO_TEST_PLLLOCK_Msk (0x1UL << RADIO_TEST_PLLLOCK_Pos) /*!< Bit mask of PLLLOCK field. */
Kojto 97:433970e64889 5186 #define RADIO_TEST_PLLLOCK_Disabled (0UL) /*!< PLL lock disabled. */
Kojto 97:433970e64889 5187 #define RADIO_TEST_PLLLOCK_Enabled (1UL) /*!< PLL lock enabled. */
emilmont 80:8e73be2a2ac1 5188
emilmont 80:8e73be2a2ac1 5189 /* Bit 0 : Constant carrier. Decision point: TXEN task. */
Kojto 97:433970e64889 5190 #define RADIO_TEST_CONSTCARRIER_Pos (0UL) /*!< Position of CONSTCARRIER field. */
Kojto 97:433970e64889 5191 #define RADIO_TEST_CONSTCARRIER_Msk (0x1UL << RADIO_TEST_CONSTCARRIER_Pos) /*!< Bit mask of CONSTCARRIER field. */
Kojto 97:433970e64889 5192 #define RADIO_TEST_CONSTCARRIER_Disabled (0UL) /*!< Constant carrier disabled. */
Kojto 97:433970e64889 5193 #define RADIO_TEST_CONSTCARRIER_Enabled (1UL) /*!< Constant carrier enabled. */
emilmont 80:8e73be2a2ac1 5194
emilmont 80:8e73be2a2ac1 5195 /* Register: RADIO_TIFS */
emilmont 80:8e73be2a2ac1 5196 /* Description: Inter Frame Spacing in microseconds. */
emilmont 80:8e73be2a2ac1 5197
emilmont 80:8e73be2a2ac1 5198 /* Bits 7..0 : Inter frame spacing in microseconds. Decision point: START rask */
emilmont 80:8e73be2a2ac1 5199 #define RADIO_TIFS_TIFS_Pos (0UL) /*!< Position of TIFS field. */
emilmont 80:8e73be2a2ac1 5200 #define RADIO_TIFS_TIFS_Msk (0xFFUL << RADIO_TIFS_TIFS_Pos) /*!< Bit mask of TIFS field. */
emilmont 80:8e73be2a2ac1 5201
emilmont 80:8e73be2a2ac1 5202 /* Register: RADIO_RSSISAMPLE */
emilmont 80:8e73be2a2ac1 5203 /* Description: RSSI sample. */
emilmont 80:8e73be2a2ac1 5204
emilmont 80:8e73be2a2ac1 5205 /* Bits 6..0 : RSSI sample result. The result is read as a positive value so that ReceivedSignalStrength = -RSSISAMPLE dBm */
emilmont 80:8e73be2a2ac1 5206 #define RADIO_RSSISAMPLE_RSSISAMPLE_Pos (0UL) /*!< Position of RSSISAMPLE field. */
emilmont 80:8e73be2a2ac1 5207 #define RADIO_RSSISAMPLE_RSSISAMPLE_Msk (0x7FUL << RADIO_RSSISAMPLE_RSSISAMPLE_Pos) /*!< Bit mask of RSSISAMPLE field. */
emilmont 80:8e73be2a2ac1 5208
emilmont 80:8e73be2a2ac1 5209 /* Register: RADIO_STATE */
emilmont 80:8e73be2a2ac1 5210 /* Description: Current radio state. */
emilmont 80:8e73be2a2ac1 5211
emilmont 80:8e73be2a2ac1 5212 /* Bits 3..0 : Current radio state. */
emilmont 80:8e73be2a2ac1 5213 #define RADIO_STATE_STATE_Pos (0UL) /*!< Position of STATE field. */
emilmont 80:8e73be2a2ac1 5214 #define RADIO_STATE_STATE_Msk (0xFUL << RADIO_STATE_STATE_Pos) /*!< Bit mask of STATE field. */
emilmont 80:8e73be2a2ac1 5215 #define RADIO_STATE_STATE_Disabled (0x00UL) /*!< Radio is in the Disabled state. */
emilmont 80:8e73be2a2ac1 5216 #define RADIO_STATE_STATE_RxRu (0x01UL) /*!< Radio is in the Rx Ramp Up state. */
emilmont 80:8e73be2a2ac1 5217 #define RADIO_STATE_STATE_RxIdle (0x02UL) /*!< Radio is in the Rx Idle state. */
emilmont 80:8e73be2a2ac1 5218 #define RADIO_STATE_STATE_Rx (0x03UL) /*!< Radio is in the Rx state. */
emilmont 80:8e73be2a2ac1 5219 #define RADIO_STATE_STATE_RxDisable (0x04UL) /*!< Radio is in the Rx Disable state. */
emilmont 80:8e73be2a2ac1 5220 #define RADIO_STATE_STATE_TxRu (0x09UL) /*!< Radio is in the Tx Ramp Up state. */
emilmont 80:8e73be2a2ac1 5221 #define RADIO_STATE_STATE_TxIdle (0x0AUL) /*!< Radio is in the Tx Idle state. */
emilmont 80:8e73be2a2ac1 5222 #define RADIO_STATE_STATE_Tx (0x0BUL) /*!< Radio is in the Tx state. */
emilmont 80:8e73be2a2ac1 5223 #define RADIO_STATE_STATE_TxDisable (0x0CUL) /*!< Radio is in the Tx Disable state. */
emilmont 80:8e73be2a2ac1 5224
emilmont 80:8e73be2a2ac1 5225 /* Register: RADIO_DATAWHITEIV */
emilmont 80:8e73be2a2ac1 5226 /* Description: Data whitening initial value. */
emilmont 80:8e73be2a2ac1 5227
Kojto 97:433970e64889 5228 /* Bits 6..0 : Data whitening initial value. Bit 0 corresponds to Position 0 of the LSFR, Bit 1 to position 5... Decision point: TXEN or RXEN task. */
emilmont 80:8e73be2a2ac1 5229 #define RADIO_DATAWHITEIV_DATAWHITEIV_Pos (0UL) /*!< Position of DATAWHITEIV field. */
Kojto 97:433970e64889 5230 #define RADIO_DATAWHITEIV_DATAWHITEIV_Msk (0x7FUL << RADIO_DATAWHITEIV_DATAWHITEIV_Pos) /*!< Bit mask of DATAWHITEIV field. */
emilmont 80:8e73be2a2ac1 5231
emilmont 80:8e73be2a2ac1 5232 /* Register: RADIO_DAP */
emilmont 80:8e73be2a2ac1 5233 /* Description: Device address prefix. */
emilmont 80:8e73be2a2ac1 5234
emilmont 80:8e73be2a2ac1 5235 /* Bits 15..0 : Device address prefix. */
emilmont 80:8e73be2a2ac1 5236 #define RADIO_DAP_DAP_Pos (0UL) /*!< Position of DAP field. */
emilmont 80:8e73be2a2ac1 5237 #define RADIO_DAP_DAP_Msk (0xFFFFUL << RADIO_DAP_DAP_Pos) /*!< Bit mask of DAP field. */
emilmont 80:8e73be2a2ac1 5238
emilmont 80:8e73be2a2ac1 5239 /* Register: RADIO_DACNF */
emilmont 80:8e73be2a2ac1 5240 /* Description: Device address match configuration. */
emilmont 80:8e73be2a2ac1 5241
emilmont 80:8e73be2a2ac1 5242 /* Bit 15 : TxAdd for device address 7. */
emilmont 80:8e73be2a2ac1 5243 #define RADIO_DACNF_TXADD7_Pos (15UL) /*!< Position of TXADD7 field. */
emilmont 80:8e73be2a2ac1 5244 #define RADIO_DACNF_TXADD7_Msk (0x1UL << RADIO_DACNF_TXADD7_Pos) /*!< Bit mask of TXADD7 field. */
emilmont 80:8e73be2a2ac1 5245
emilmont 80:8e73be2a2ac1 5246 /* Bit 14 : TxAdd for device address 6. */
emilmont 80:8e73be2a2ac1 5247 #define RADIO_DACNF_TXADD6_Pos (14UL) /*!< Position of TXADD6 field. */
emilmont 80:8e73be2a2ac1 5248 #define RADIO_DACNF_TXADD6_Msk (0x1UL << RADIO_DACNF_TXADD6_Pos) /*!< Bit mask of TXADD6 field. */
emilmont 80:8e73be2a2ac1 5249
emilmont 80:8e73be2a2ac1 5250 /* Bit 13 : TxAdd for device address 5. */
emilmont 80:8e73be2a2ac1 5251 #define RADIO_DACNF_TXADD5_Pos (13UL) /*!< Position of TXADD5 field. */
emilmont 80:8e73be2a2ac1 5252 #define RADIO_DACNF_TXADD5_Msk (0x1UL << RADIO_DACNF_TXADD5_Pos) /*!< Bit mask of TXADD5 field. */
emilmont 80:8e73be2a2ac1 5253
emilmont 80:8e73be2a2ac1 5254 /* Bit 12 : TxAdd for device address 4. */
emilmont 80:8e73be2a2ac1 5255 #define RADIO_DACNF_TXADD4_Pos (12UL) /*!< Position of TXADD4 field. */
emilmont 80:8e73be2a2ac1 5256 #define RADIO_DACNF_TXADD4_Msk (0x1UL << RADIO_DACNF_TXADD4_Pos) /*!< Bit mask of TXADD4 field. */
emilmont 80:8e73be2a2ac1 5257
emilmont 80:8e73be2a2ac1 5258 /* Bit 11 : TxAdd for device address 3. */
emilmont 80:8e73be2a2ac1 5259 #define RADIO_DACNF_TXADD3_Pos (11UL) /*!< Position of TXADD3 field. */
emilmont 80:8e73be2a2ac1 5260 #define RADIO_DACNF_TXADD3_Msk (0x1UL << RADIO_DACNF_TXADD3_Pos) /*!< Bit mask of TXADD3 field. */
emilmont 80:8e73be2a2ac1 5261
emilmont 80:8e73be2a2ac1 5262 /* Bit 10 : TxAdd for device address 2. */
emilmont 80:8e73be2a2ac1 5263 #define RADIO_DACNF_TXADD2_Pos (10UL) /*!< Position of TXADD2 field. */
emilmont 80:8e73be2a2ac1 5264 #define RADIO_DACNF_TXADD2_Msk (0x1UL << RADIO_DACNF_TXADD2_Pos) /*!< Bit mask of TXADD2 field. */
emilmont 80:8e73be2a2ac1 5265
emilmont 80:8e73be2a2ac1 5266 /* Bit 9 : TxAdd for device address 1. */
emilmont 80:8e73be2a2ac1 5267 #define RADIO_DACNF_TXADD1_Pos (9UL) /*!< Position of TXADD1 field. */
emilmont 80:8e73be2a2ac1 5268 #define RADIO_DACNF_TXADD1_Msk (0x1UL << RADIO_DACNF_TXADD1_Pos) /*!< Bit mask of TXADD1 field. */
emilmont 80:8e73be2a2ac1 5269
emilmont 80:8e73be2a2ac1 5270 /* Bit 8 : TxAdd for device address 0. */
emilmont 80:8e73be2a2ac1 5271 #define RADIO_DACNF_TXADD0_Pos (8UL) /*!< Position of TXADD0 field. */
emilmont 80:8e73be2a2ac1 5272 #define RADIO_DACNF_TXADD0_Msk (0x1UL << RADIO_DACNF_TXADD0_Pos) /*!< Bit mask of TXADD0 field. */
emilmont 80:8e73be2a2ac1 5273
emilmont 80:8e73be2a2ac1 5274 /* Bit 7 : Enable or disable device address matching using device address 7. */
emilmont 80:8e73be2a2ac1 5275 #define RADIO_DACNF_ENA7_Pos (7UL) /*!< Position of ENA7 field. */
emilmont 80:8e73be2a2ac1 5276 #define RADIO_DACNF_ENA7_Msk (0x1UL << RADIO_DACNF_ENA7_Pos) /*!< Bit mask of ENA7 field. */
emilmont 80:8e73be2a2ac1 5277 #define RADIO_DACNF_ENA7_Disabled (0UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 5278 #define RADIO_DACNF_ENA7_Enabled (1UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 5279
emilmont 80:8e73be2a2ac1 5280 /* Bit 6 : Enable or disable device address matching using device address 6. */
emilmont 80:8e73be2a2ac1 5281 #define RADIO_DACNF_ENA6_Pos (6UL) /*!< Position of ENA6 field. */
emilmont 80:8e73be2a2ac1 5282 #define RADIO_DACNF_ENA6_Msk (0x1UL << RADIO_DACNF_ENA6_Pos) /*!< Bit mask of ENA6 field. */
emilmont 80:8e73be2a2ac1 5283 #define RADIO_DACNF_ENA6_Disabled (0UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 5284 #define RADIO_DACNF_ENA6_Enabled (1UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 5285
emilmont 80:8e73be2a2ac1 5286 /* Bit 5 : Enable or disable device address matching using device address 5. */
emilmont 80:8e73be2a2ac1 5287 #define RADIO_DACNF_ENA5_Pos (5UL) /*!< Position of ENA5 field. */
emilmont 80:8e73be2a2ac1 5288 #define RADIO_DACNF_ENA5_Msk (0x1UL << RADIO_DACNF_ENA5_Pos) /*!< Bit mask of ENA5 field. */
emilmont 80:8e73be2a2ac1 5289 #define RADIO_DACNF_ENA5_Disabled (0UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 5290 #define RADIO_DACNF_ENA5_Enabled (1UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 5291
emilmont 80:8e73be2a2ac1 5292 /* Bit 4 : Enable or disable device address matching using device address 4. */
emilmont 80:8e73be2a2ac1 5293 #define RADIO_DACNF_ENA4_Pos (4UL) /*!< Position of ENA4 field. */
emilmont 80:8e73be2a2ac1 5294 #define RADIO_DACNF_ENA4_Msk (0x1UL << RADIO_DACNF_ENA4_Pos) /*!< Bit mask of ENA4 field. */
emilmont 80:8e73be2a2ac1 5295 #define RADIO_DACNF_ENA4_Disabled (0UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 5296 #define RADIO_DACNF_ENA4_Enabled (1UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 5297
emilmont 80:8e73be2a2ac1 5298 /* Bit 3 : Enable or disable device address matching using device address 3. */
emilmont 80:8e73be2a2ac1 5299 #define RADIO_DACNF_ENA3_Pos (3UL) /*!< Position of ENA3 field. */
emilmont 80:8e73be2a2ac1 5300 #define RADIO_DACNF_ENA3_Msk (0x1UL << RADIO_DACNF_ENA3_Pos) /*!< Bit mask of ENA3 field. */
emilmont 80:8e73be2a2ac1 5301 #define RADIO_DACNF_ENA3_Disabled (0UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 5302 #define RADIO_DACNF_ENA3_Enabled (1UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 5303
emilmont 80:8e73be2a2ac1 5304 /* Bit 2 : Enable or disable device address matching using device address 2. */
emilmont 80:8e73be2a2ac1 5305 #define RADIO_DACNF_ENA2_Pos (2UL) /*!< Position of ENA2 field. */
emilmont 80:8e73be2a2ac1 5306 #define RADIO_DACNF_ENA2_Msk (0x1UL << RADIO_DACNF_ENA2_Pos) /*!< Bit mask of ENA2 field. */
emilmont 80:8e73be2a2ac1 5307 #define RADIO_DACNF_ENA2_Disabled (0UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 5308 #define RADIO_DACNF_ENA2_Enabled (1UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 5309
emilmont 80:8e73be2a2ac1 5310 /* Bit 1 : Enable or disable device address matching using device address 1. */
emilmont 80:8e73be2a2ac1 5311 #define RADIO_DACNF_ENA1_Pos (1UL) /*!< Position of ENA1 field. */
emilmont 80:8e73be2a2ac1 5312 #define RADIO_DACNF_ENA1_Msk (0x1UL << RADIO_DACNF_ENA1_Pos) /*!< Bit mask of ENA1 field. */
emilmont 80:8e73be2a2ac1 5313 #define RADIO_DACNF_ENA1_Disabled (0UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 5314 #define RADIO_DACNF_ENA1_Enabled (1UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 5315
emilmont 80:8e73be2a2ac1 5316 /* Bit 0 : Enable or disable device address matching using device address 0. */
emilmont 80:8e73be2a2ac1 5317 #define RADIO_DACNF_ENA0_Pos (0UL) /*!< Position of ENA0 field. */
emilmont 80:8e73be2a2ac1 5318 #define RADIO_DACNF_ENA0_Msk (0x1UL << RADIO_DACNF_ENA0_Pos) /*!< Bit mask of ENA0 field. */
emilmont 80:8e73be2a2ac1 5319 #define RADIO_DACNF_ENA0_Disabled (0UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 5320 #define RADIO_DACNF_ENA0_Enabled (1UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 5321
emilmont 80:8e73be2a2ac1 5322 /* Register: RADIO_OVERRIDE0 */
emilmont 80:8e73be2a2ac1 5323 /* Description: Trim value override register 0. */
emilmont 80:8e73be2a2ac1 5324
Kojto 97:433970e64889 5325 /* Bits 31..0 : Trim value override 0. */
emilmont 80:8e73be2a2ac1 5326 #define RADIO_OVERRIDE0_OVERRIDE0_Pos (0UL) /*!< Position of OVERRIDE0 field. */
emilmont 80:8e73be2a2ac1 5327 #define RADIO_OVERRIDE0_OVERRIDE0_Msk (0xFFFFFFFFUL << RADIO_OVERRIDE0_OVERRIDE0_Pos) /*!< Bit mask of OVERRIDE0 field. */
emilmont 80:8e73be2a2ac1 5328
emilmont 80:8e73be2a2ac1 5329 /* Register: RADIO_OVERRIDE1 */
emilmont 80:8e73be2a2ac1 5330 /* Description: Trim value override register 1. */
emilmont 80:8e73be2a2ac1 5331
Kojto 97:433970e64889 5332 /* Bits 31..0 : Trim value override 1. */
emilmont 80:8e73be2a2ac1 5333 #define RADIO_OVERRIDE1_OVERRIDE1_Pos (0UL) /*!< Position of OVERRIDE1 field. */
emilmont 80:8e73be2a2ac1 5334 #define RADIO_OVERRIDE1_OVERRIDE1_Msk (0xFFFFFFFFUL << RADIO_OVERRIDE1_OVERRIDE1_Pos) /*!< Bit mask of OVERRIDE1 field. */
emilmont 80:8e73be2a2ac1 5335
emilmont 80:8e73be2a2ac1 5336 /* Register: RADIO_OVERRIDE2 */
emilmont 80:8e73be2a2ac1 5337 /* Description: Trim value override register 2. */
emilmont 80:8e73be2a2ac1 5338
Kojto 97:433970e64889 5339 /* Bits 31..0 : Trim value override 2. */
emilmont 80:8e73be2a2ac1 5340 #define RADIO_OVERRIDE2_OVERRIDE2_Pos (0UL) /*!< Position of OVERRIDE2 field. */
emilmont 80:8e73be2a2ac1 5341 #define RADIO_OVERRIDE2_OVERRIDE2_Msk (0xFFFFFFFFUL << RADIO_OVERRIDE2_OVERRIDE2_Pos) /*!< Bit mask of OVERRIDE2 field. */
emilmont 80:8e73be2a2ac1 5342
emilmont 80:8e73be2a2ac1 5343 /* Register: RADIO_OVERRIDE3 */
emilmont 80:8e73be2a2ac1 5344 /* Description: Trim value override register 3. */
emilmont 80:8e73be2a2ac1 5345
Kojto 97:433970e64889 5346 /* Bits 31..0 : Trim value override 3. */
emilmont 80:8e73be2a2ac1 5347 #define RADIO_OVERRIDE3_OVERRIDE3_Pos (0UL) /*!< Position of OVERRIDE3 field. */
emilmont 80:8e73be2a2ac1 5348 #define RADIO_OVERRIDE3_OVERRIDE3_Msk (0xFFFFFFFFUL << RADIO_OVERRIDE3_OVERRIDE3_Pos) /*!< Bit mask of OVERRIDE3 field. */
emilmont 80:8e73be2a2ac1 5349
emilmont 80:8e73be2a2ac1 5350 /* Register: RADIO_OVERRIDE4 */
emilmont 80:8e73be2a2ac1 5351 /* Description: Trim value override register 4. */
emilmont 80:8e73be2a2ac1 5352
emilmont 80:8e73be2a2ac1 5353 /* Bit 31 : Enable or disable override of default trim values. */
emilmont 80:8e73be2a2ac1 5354 #define RADIO_OVERRIDE4_ENABLE_Pos (31UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 5355 #define RADIO_OVERRIDE4_ENABLE_Msk (0x1UL << RADIO_OVERRIDE4_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 5356 #define RADIO_OVERRIDE4_ENABLE_Disabled (0UL) /*!< Override trim values disabled. */
emilmont 80:8e73be2a2ac1 5357 #define RADIO_OVERRIDE4_ENABLE_Enabled (1UL) /*!< Override trim values enabled. */
emilmont 80:8e73be2a2ac1 5358
Kojto 97:433970e64889 5359 /* Bits 27..0 : Trim value override 4. */
emilmont 80:8e73be2a2ac1 5360 #define RADIO_OVERRIDE4_OVERRIDE4_Pos (0UL) /*!< Position of OVERRIDE4 field. */
emilmont 80:8e73be2a2ac1 5361 #define RADIO_OVERRIDE4_OVERRIDE4_Msk (0xFFFFFFFUL << RADIO_OVERRIDE4_OVERRIDE4_Pos) /*!< Bit mask of OVERRIDE4 field. */
emilmont 80:8e73be2a2ac1 5362
emilmont 80:8e73be2a2ac1 5363 /* Register: RADIO_POWER */
emilmont 80:8e73be2a2ac1 5364 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 5365
emilmont 80:8e73be2a2ac1 5366 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 5367 #define RADIO_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 5368 #define RADIO_POWER_POWER_Msk (0x1UL << RADIO_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 5369 #define RADIO_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 5370 #define RADIO_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 5371
emilmont 80:8e73be2a2ac1 5372
emilmont 80:8e73be2a2ac1 5373 /* Peripheral: RNG */
emilmont 80:8e73be2a2ac1 5374 /* Description: Random Number Generator. */
emilmont 80:8e73be2a2ac1 5375
emilmont 80:8e73be2a2ac1 5376 /* Register: RNG_SHORTS */
Kojto 97:433970e64889 5377 /* Description: Shortcuts for the RNG. */
Kojto 97:433970e64889 5378
Kojto 97:433970e64889 5379 /* Bit 0 : Shortcut between VALRDY event and STOP task. */
emilmont 80:8e73be2a2ac1 5380 #define RNG_SHORTS_VALRDY_STOP_Pos (0UL) /*!< Position of VALRDY_STOP field. */
emilmont 80:8e73be2a2ac1 5381 #define RNG_SHORTS_VALRDY_STOP_Msk (0x1UL << RNG_SHORTS_VALRDY_STOP_Pos) /*!< Bit mask of VALRDY_STOP field. */
emilmont 80:8e73be2a2ac1 5382 #define RNG_SHORTS_VALRDY_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 5383 #define RNG_SHORTS_VALRDY_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 5384
emilmont 80:8e73be2a2ac1 5385 /* Register: RNG_INTENSET */
emilmont 80:8e73be2a2ac1 5386 /* Description: Interrupt enable set register */
emilmont 80:8e73be2a2ac1 5387
emilmont 80:8e73be2a2ac1 5388 /* Bit 0 : Enable interrupt on VALRDY event. */
emilmont 80:8e73be2a2ac1 5389 #define RNG_INTENSET_VALRDY_Pos (0UL) /*!< Position of VALRDY field. */
emilmont 80:8e73be2a2ac1 5390 #define RNG_INTENSET_VALRDY_Msk (0x1UL << RNG_INTENSET_VALRDY_Pos) /*!< Bit mask of VALRDY field. */
emilmont 80:8e73be2a2ac1 5391 #define RNG_INTENSET_VALRDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5392 #define RNG_INTENSET_VALRDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5393 #define RNG_INTENSET_VALRDY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5394
emilmont 80:8e73be2a2ac1 5395 /* Register: RNG_INTENCLR */
emilmont 80:8e73be2a2ac1 5396 /* Description: Interrupt enable clear register */
emilmont 80:8e73be2a2ac1 5397
emilmont 80:8e73be2a2ac1 5398 /* Bit 0 : Disable interrupt on VALRDY event. */
emilmont 80:8e73be2a2ac1 5399 #define RNG_INTENCLR_VALRDY_Pos (0UL) /*!< Position of VALRDY field. */
emilmont 80:8e73be2a2ac1 5400 #define RNG_INTENCLR_VALRDY_Msk (0x1UL << RNG_INTENCLR_VALRDY_Pos) /*!< Bit mask of VALRDY field. */
emilmont 80:8e73be2a2ac1 5401 #define RNG_INTENCLR_VALRDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5402 #define RNG_INTENCLR_VALRDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5403 #define RNG_INTENCLR_VALRDY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 5404
emilmont 80:8e73be2a2ac1 5405 /* Register: RNG_CONFIG */
emilmont 80:8e73be2a2ac1 5406 /* Description: Configuration register. */
emilmont 80:8e73be2a2ac1 5407
emilmont 80:8e73be2a2ac1 5408 /* Bit 0 : Digital error correction enable. */
emilmont 80:8e73be2a2ac1 5409 #define RNG_CONFIG_DERCEN_Pos (0UL) /*!< Position of DERCEN field. */
emilmont 80:8e73be2a2ac1 5410 #define RNG_CONFIG_DERCEN_Msk (0x1UL << RNG_CONFIG_DERCEN_Pos) /*!< Bit mask of DERCEN field. */
emilmont 80:8e73be2a2ac1 5411 #define RNG_CONFIG_DERCEN_Disabled (0UL) /*!< Digital error correction disabled. */
emilmont 80:8e73be2a2ac1 5412 #define RNG_CONFIG_DERCEN_Enabled (1UL) /*!< Digital error correction enabled. */
emilmont 80:8e73be2a2ac1 5413
emilmont 80:8e73be2a2ac1 5414 /* Register: RNG_VALUE */
emilmont 80:8e73be2a2ac1 5415 /* Description: RNG random number. */
emilmont 80:8e73be2a2ac1 5416
emilmont 80:8e73be2a2ac1 5417 /* Bits 7..0 : Generated random number. */
emilmont 80:8e73be2a2ac1 5418 #define RNG_VALUE_VALUE_Pos (0UL) /*!< Position of VALUE field. */
emilmont 80:8e73be2a2ac1 5419 #define RNG_VALUE_VALUE_Msk (0xFFUL << RNG_VALUE_VALUE_Pos) /*!< Bit mask of VALUE field. */
emilmont 80:8e73be2a2ac1 5420
emilmont 80:8e73be2a2ac1 5421 /* Register: RNG_POWER */
emilmont 80:8e73be2a2ac1 5422 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 5423
emilmont 80:8e73be2a2ac1 5424 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 5425 #define RNG_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 5426 #define RNG_POWER_POWER_Msk (0x1UL << RNG_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 5427 #define RNG_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 5428 #define RNG_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 5429
emilmont 80:8e73be2a2ac1 5430
emilmont 80:8e73be2a2ac1 5431 /* Peripheral: RTC */
emilmont 80:8e73be2a2ac1 5432 /* Description: Real time counter 0. */
emilmont 80:8e73be2a2ac1 5433
emilmont 80:8e73be2a2ac1 5434 /* Register: RTC_INTENSET */
emilmont 80:8e73be2a2ac1 5435 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 5436
emilmont 80:8e73be2a2ac1 5437 /* Bit 19 : Enable interrupt on COMPARE[3] event. */
emilmont 80:8e73be2a2ac1 5438 #define RTC_INTENSET_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5439 #define RTC_INTENSET_COMPARE3_Msk (0x1UL << RTC_INTENSET_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5440 #define RTC_INTENSET_COMPARE3_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5441 #define RTC_INTENSET_COMPARE3_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5442 #define RTC_INTENSET_COMPARE3_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5443
emilmont 80:8e73be2a2ac1 5444 /* Bit 18 : Enable interrupt on COMPARE[2] event. */
emilmont 80:8e73be2a2ac1 5445 #define RTC_INTENSET_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5446 #define RTC_INTENSET_COMPARE2_Msk (0x1UL << RTC_INTENSET_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5447 #define RTC_INTENSET_COMPARE2_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5448 #define RTC_INTENSET_COMPARE2_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5449 #define RTC_INTENSET_COMPARE2_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5450
emilmont 80:8e73be2a2ac1 5451 /* Bit 17 : Enable interrupt on COMPARE[1] event. */
emilmont 80:8e73be2a2ac1 5452 #define RTC_INTENSET_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5453 #define RTC_INTENSET_COMPARE1_Msk (0x1UL << RTC_INTENSET_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5454 #define RTC_INTENSET_COMPARE1_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5455 #define RTC_INTENSET_COMPARE1_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5456 #define RTC_INTENSET_COMPARE1_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5457
emilmont 80:8e73be2a2ac1 5458 /* Bit 16 : Enable interrupt on COMPARE[0] event. */
emilmont 80:8e73be2a2ac1 5459 #define RTC_INTENSET_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5460 #define RTC_INTENSET_COMPARE0_Msk (0x1UL << RTC_INTENSET_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5461 #define RTC_INTENSET_COMPARE0_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5462 #define RTC_INTENSET_COMPARE0_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5463 #define RTC_INTENSET_COMPARE0_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5464
emilmont 80:8e73be2a2ac1 5465 /* Bit 1 : Enable interrupt on OVRFLW event. */
emilmont 80:8e73be2a2ac1 5466 #define RTC_INTENSET_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5467 #define RTC_INTENSET_OVRFLW_Msk (0x1UL << RTC_INTENSET_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5468 #define RTC_INTENSET_OVRFLW_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5469 #define RTC_INTENSET_OVRFLW_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5470 #define RTC_INTENSET_OVRFLW_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5471
emilmont 80:8e73be2a2ac1 5472 /* Bit 0 : Enable interrupt on TICK event. */
emilmont 80:8e73be2a2ac1 5473 #define RTC_INTENSET_TICK_Pos (0UL) /*!< Position of TICK field. */
emilmont 80:8e73be2a2ac1 5474 #define RTC_INTENSET_TICK_Msk (0x1UL << RTC_INTENSET_TICK_Pos) /*!< Bit mask of TICK field. */
emilmont 80:8e73be2a2ac1 5475 #define RTC_INTENSET_TICK_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5476 #define RTC_INTENSET_TICK_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5477 #define RTC_INTENSET_TICK_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5478
emilmont 80:8e73be2a2ac1 5479 /* Register: RTC_INTENCLR */
emilmont 80:8e73be2a2ac1 5480 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 5481
emilmont 80:8e73be2a2ac1 5482 /* Bit 19 : Disable interrupt on COMPARE[3] event. */
emilmont 80:8e73be2a2ac1 5483 #define RTC_INTENCLR_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5484 #define RTC_INTENCLR_COMPARE3_Msk (0x1UL << RTC_INTENCLR_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5485 #define RTC_INTENCLR_COMPARE3_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5486 #define RTC_INTENCLR_COMPARE3_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5487 #define RTC_INTENCLR_COMPARE3_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 5488
emilmont 80:8e73be2a2ac1 5489 /* Bit 18 : Disable interrupt on COMPARE[2] event. */
emilmont 80:8e73be2a2ac1 5490 #define RTC_INTENCLR_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5491 #define RTC_INTENCLR_COMPARE2_Msk (0x1UL << RTC_INTENCLR_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5492 #define RTC_INTENCLR_COMPARE2_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5493 #define RTC_INTENCLR_COMPARE2_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5494 #define RTC_INTENCLR_COMPARE2_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 5495
emilmont 80:8e73be2a2ac1 5496 /* Bit 17 : Disable interrupt on COMPARE[1] event. */
emilmont 80:8e73be2a2ac1 5497 #define RTC_INTENCLR_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5498 #define RTC_INTENCLR_COMPARE1_Msk (0x1UL << RTC_INTENCLR_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5499 #define RTC_INTENCLR_COMPARE1_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5500 #define RTC_INTENCLR_COMPARE1_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5501 #define RTC_INTENCLR_COMPARE1_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 5502
emilmont 80:8e73be2a2ac1 5503 /* Bit 16 : Disable interrupt on COMPARE[0] event. */
emilmont 80:8e73be2a2ac1 5504 #define RTC_INTENCLR_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5505 #define RTC_INTENCLR_COMPARE0_Msk (0x1UL << RTC_INTENCLR_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5506 #define RTC_INTENCLR_COMPARE0_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5507 #define RTC_INTENCLR_COMPARE0_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5508 #define RTC_INTENCLR_COMPARE0_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 5509
emilmont 80:8e73be2a2ac1 5510 /* Bit 1 : Disable interrupt on OVRFLW event. */
emilmont 80:8e73be2a2ac1 5511 #define RTC_INTENCLR_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5512 #define RTC_INTENCLR_OVRFLW_Msk (0x1UL << RTC_INTENCLR_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5513 #define RTC_INTENCLR_OVRFLW_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5514 #define RTC_INTENCLR_OVRFLW_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5515 #define RTC_INTENCLR_OVRFLW_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 5516
emilmont 80:8e73be2a2ac1 5517 /* Bit 0 : Disable interrupt on TICK event. */
emilmont 80:8e73be2a2ac1 5518 #define RTC_INTENCLR_TICK_Pos (0UL) /*!< Position of TICK field. */
emilmont 80:8e73be2a2ac1 5519 #define RTC_INTENCLR_TICK_Msk (0x1UL << RTC_INTENCLR_TICK_Pos) /*!< Bit mask of TICK field. */
emilmont 80:8e73be2a2ac1 5520 #define RTC_INTENCLR_TICK_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5521 #define RTC_INTENCLR_TICK_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5522 #define RTC_INTENCLR_TICK_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 5523
emilmont 80:8e73be2a2ac1 5524 /* Register: RTC_EVTEN */
emilmont 80:8e73be2a2ac1 5525 /* Description: Configures event enable routing to PPI for each RTC event. */
emilmont 80:8e73be2a2ac1 5526
emilmont 80:8e73be2a2ac1 5527 /* Bit 19 : COMPARE[3] event enable. */
emilmont 80:8e73be2a2ac1 5528 #define RTC_EVTEN_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5529 #define RTC_EVTEN_COMPARE3_Msk (0x1UL << RTC_EVTEN_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5530 #define RTC_EVTEN_COMPARE3_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5531 #define RTC_EVTEN_COMPARE3_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5532
emilmont 80:8e73be2a2ac1 5533 /* Bit 18 : COMPARE[2] event enable. */
emilmont 80:8e73be2a2ac1 5534 #define RTC_EVTEN_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5535 #define RTC_EVTEN_COMPARE2_Msk (0x1UL << RTC_EVTEN_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5536 #define RTC_EVTEN_COMPARE2_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5537 #define RTC_EVTEN_COMPARE2_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5538
emilmont 80:8e73be2a2ac1 5539 /* Bit 17 : COMPARE[1] event enable. */
emilmont 80:8e73be2a2ac1 5540 #define RTC_EVTEN_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5541 #define RTC_EVTEN_COMPARE1_Msk (0x1UL << RTC_EVTEN_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5542 #define RTC_EVTEN_COMPARE1_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5543 #define RTC_EVTEN_COMPARE1_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5544
emilmont 80:8e73be2a2ac1 5545 /* Bit 16 : COMPARE[0] event enable. */
emilmont 80:8e73be2a2ac1 5546 #define RTC_EVTEN_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5547 #define RTC_EVTEN_COMPARE0_Msk (0x1UL << RTC_EVTEN_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5548 #define RTC_EVTEN_COMPARE0_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5549 #define RTC_EVTEN_COMPARE0_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5550
emilmont 80:8e73be2a2ac1 5551 /* Bit 1 : OVRFLW event enable. */
emilmont 80:8e73be2a2ac1 5552 #define RTC_EVTEN_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5553 #define RTC_EVTEN_OVRFLW_Msk (0x1UL << RTC_EVTEN_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5554 #define RTC_EVTEN_OVRFLW_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5555 #define RTC_EVTEN_OVRFLW_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5556
emilmont 80:8e73be2a2ac1 5557 /* Bit 0 : TICK event enable. */
emilmont 80:8e73be2a2ac1 5558 #define RTC_EVTEN_TICK_Pos (0UL) /*!< Position of TICK field. */
emilmont 80:8e73be2a2ac1 5559 #define RTC_EVTEN_TICK_Msk (0x1UL << RTC_EVTEN_TICK_Pos) /*!< Bit mask of TICK field. */
emilmont 80:8e73be2a2ac1 5560 #define RTC_EVTEN_TICK_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5561 #define RTC_EVTEN_TICK_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5562
emilmont 80:8e73be2a2ac1 5563 /* Register: RTC_EVTENSET */
emilmont 80:8e73be2a2ac1 5564 /* Description: Enable events routing to PPI. The reading of this register gives the value of EVTEN. */
emilmont 80:8e73be2a2ac1 5565
emilmont 80:8e73be2a2ac1 5566 /* Bit 19 : Enable routing to PPI of COMPARE[3] event. */
emilmont 80:8e73be2a2ac1 5567 #define RTC_EVTENSET_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5568 #define RTC_EVTENSET_COMPARE3_Msk (0x1UL << RTC_EVTENSET_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5569 #define RTC_EVTENSET_COMPARE3_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5570 #define RTC_EVTENSET_COMPARE3_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5571 #define RTC_EVTENSET_COMPARE3_Set (1UL) /*!< Enable event on write. */
emilmont 80:8e73be2a2ac1 5572
emilmont 80:8e73be2a2ac1 5573 /* Bit 18 : Enable routing to PPI of COMPARE[2] event. */
emilmont 80:8e73be2a2ac1 5574 #define RTC_EVTENSET_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5575 #define RTC_EVTENSET_COMPARE2_Msk (0x1UL << RTC_EVTENSET_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5576 #define RTC_EVTENSET_COMPARE2_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5577 #define RTC_EVTENSET_COMPARE2_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5578 #define RTC_EVTENSET_COMPARE2_Set (1UL) /*!< Enable event on write. */
emilmont 80:8e73be2a2ac1 5579
emilmont 80:8e73be2a2ac1 5580 /* Bit 17 : Enable routing to PPI of COMPARE[1] event. */
emilmont 80:8e73be2a2ac1 5581 #define RTC_EVTENSET_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5582 #define RTC_EVTENSET_COMPARE1_Msk (0x1UL << RTC_EVTENSET_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5583 #define RTC_EVTENSET_COMPARE1_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5584 #define RTC_EVTENSET_COMPARE1_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5585 #define RTC_EVTENSET_COMPARE1_Set (1UL) /*!< Enable event on write. */
emilmont 80:8e73be2a2ac1 5586
emilmont 80:8e73be2a2ac1 5587 /* Bit 16 : Enable routing to PPI of COMPARE[0] event. */
emilmont 80:8e73be2a2ac1 5588 #define RTC_EVTENSET_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5589 #define RTC_EVTENSET_COMPARE0_Msk (0x1UL << RTC_EVTENSET_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5590 #define RTC_EVTENSET_COMPARE0_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5591 #define RTC_EVTENSET_COMPARE0_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5592 #define RTC_EVTENSET_COMPARE0_Set (1UL) /*!< Enable event on write. */
emilmont 80:8e73be2a2ac1 5593
emilmont 80:8e73be2a2ac1 5594 /* Bit 1 : Enable routing to PPI of OVRFLW event. */
emilmont 80:8e73be2a2ac1 5595 #define RTC_EVTENSET_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5596 #define RTC_EVTENSET_OVRFLW_Msk (0x1UL << RTC_EVTENSET_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5597 #define RTC_EVTENSET_OVRFLW_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5598 #define RTC_EVTENSET_OVRFLW_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5599 #define RTC_EVTENSET_OVRFLW_Set (1UL) /*!< Enable event on write. */
emilmont 80:8e73be2a2ac1 5600
emilmont 80:8e73be2a2ac1 5601 /* Bit 0 : Enable routing to PPI of TICK event. */
emilmont 80:8e73be2a2ac1 5602 #define RTC_EVTENSET_TICK_Pos (0UL) /*!< Position of TICK field. */
emilmont 80:8e73be2a2ac1 5603 #define RTC_EVTENSET_TICK_Msk (0x1UL << RTC_EVTENSET_TICK_Pos) /*!< Bit mask of TICK field. */
emilmont 80:8e73be2a2ac1 5604 #define RTC_EVTENSET_TICK_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5605 #define RTC_EVTENSET_TICK_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5606 #define RTC_EVTENSET_TICK_Set (1UL) /*!< Enable event on write. */
emilmont 80:8e73be2a2ac1 5607
emilmont 80:8e73be2a2ac1 5608 /* Register: RTC_EVTENCLR */
emilmont 80:8e73be2a2ac1 5609 /* Description: Disable events routing to PPI. The reading of this register gives the value of EVTEN. */
emilmont 80:8e73be2a2ac1 5610
emilmont 80:8e73be2a2ac1 5611 /* Bit 19 : Disable routing to PPI of COMPARE[3] event. */
emilmont 80:8e73be2a2ac1 5612 #define RTC_EVTENCLR_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5613 #define RTC_EVTENCLR_COMPARE3_Msk (0x1UL << RTC_EVTENCLR_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 5614 #define RTC_EVTENCLR_COMPARE3_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5615 #define RTC_EVTENCLR_COMPARE3_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5616 #define RTC_EVTENCLR_COMPARE3_Clear (1UL) /*!< Disable event on write. */
emilmont 80:8e73be2a2ac1 5617
emilmont 80:8e73be2a2ac1 5618 /* Bit 18 : Disable routing to PPI of COMPARE[2] event. */
emilmont 80:8e73be2a2ac1 5619 #define RTC_EVTENCLR_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5620 #define RTC_EVTENCLR_COMPARE2_Msk (0x1UL << RTC_EVTENCLR_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 5621 #define RTC_EVTENCLR_COMPARE2_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5622 #define RTC_EVTENCLR_COMPARE2_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5623 #define RTC_EVTENCLR_COMPARE2_Clear (1UL) /*!< Disable event on write. */
emilmont 80:8e73be2a2ac1 5624
emilmont 80:8e73be2a2ac1 5625 /* Bit 17 : Disable routing to PPI of COMPARE[1] event. */
emilmont 80:8e73be2a2ac1 5626 #define RTC_EVTENCLR_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5627 #define RTC_EVTENCLR_COMPARE1_Msk (0x1UL << RTC_EVTENCLR_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 5628 #define RTC_EVTENCLR_COMPARE1_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5629 #define RTC_EVTENCLR_COMPARE1_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5630 #define RTC_EVTENCLR_COMPARE1_Clear (1UL) /*!< Disable event on write. */
emilmont 80:8e73be2a2ac1 5631
emilmont 80:8e73be2a2ac1 5632 /* Bit 16 : Disable routing to PPI of COMPARE[0] event. */
emilmont 80:8e73be2a2ac1 5633 #define RTC_EVTENCLR_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5634 #define RTC_EVTENCLR_COMPARE0_Msk (0x1UL << RTC_EVTENCLR_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 5635 #define RTC_EVTENCLR_COMPARE0_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5636 #define RTC_EVTENCLR_COMPARE0_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5637 #define RTC_EVTENCLR_COMPARE0_Clear (1UL) /*!< Disable event on write. */
emilmont 80:8e73be2a2ac1 5638
emilmont 80:8e73be2a2ac1 5639 /* Bit 1 : Disable routing to PPI of OVRFLW event. */
emilmont 80:8e73be2a2ac1 5640 #define RTC_EVTENCLR_OVRFLW_Pos (1UL) /*!< Position of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5641 #define RTC_EVTENCLR_OVRFLW_Msk (0x1UL << RTC_EVTENCLR_OVRFLW_Pos) /*!< Bit mask of OVRFLW field. */
emilmont 80:8e73be2a2ac1 5642 #define RTC_EVTENCLR_OVRFLW_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5643 #define RTC_EVTENCLR_OVRFLW_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5644 #define RTC_EVTENCLR_OVRFLW_Clear (1UL) /*!< Disable event on write. */
emilmont 80:8e73be2a2ac1 5645
emilmont 80:8e73be2a2ac1 5646 /* Bit 0 : Disable routing to PPI of TICK event. */
emilmont 80:8e73be2a2ac1 5647 #define RTC_EVTENCLR_TICK_Pos (0UL) /*!< Position of TICK field. */
emilmont 80:8e73be2a2ac1 5648 #define RTC_EVTENCLR_TICK_Msk (0x1UL << RTC_EVTENCLR_TICK_Pos) /*!< Bit mask of TICK field. */
emilmont 80:8e73be2a2ac1 5649 #define RTC_EVTENCLR_TICK_Disabled (0UL) /*!< Event disabled. */
emilmont 80:8e73be2a2ac1 5650 #define RTC_EVTENCLR_TICK_Enabled (1UL) /*!< Event enabled. */
emilmont 80:8e73be2a2ac1 5651 #define RTC_EVTENCLR_TICK_Clear (1UL) /*!< Disable event on write. */
emilmont 80:8e73be2a2ac1 5652
emilmont 80:8e73be2a2ac1 5653 /* Register: RTC_COUNTER */
emilmont 80:8e73be2a2ac1 5654 /* Description: Current COUNTER value. */
emilmont 80:8e73be2a2ac1 5655
emilmont 80:8e73be2a2ac1 5656 /* Bits 23..0 : Counter value. */
emilmont 80:8e73be2a2ac1 5657 #define RTC_COUNTER_COUNTER_Pos (0UL) /*!< Position of COUNTER field. */
emilmont 80:8e73be2a2ac1 5658 #define RTC_COUNTER_COUNTER_Msk (0xFFFFFFUL << RTC_COUNTER_COUNTER_Pos) /*!< Bit mask of COUNTER field. */
emilmont 80:8e73be2a2ac1 5659
emilmont 80:8e73be2a2ac1 5660 /* Register: RTC_PRESCALER */
emilmont 80:8e73be2a2ac1 5661 /* Description: 12-bit prescaler for COUNTER frequency (32768/(PRESCALER+1)). Must be written when RTC is STOPed. */
emilmont 80:8e73be2a2ac1 5662
emilmont 80:8e73be2a2ac1 5663 /* Bits 11..0 : RTC PRESCALER value. */
emilmont 80:8e73be2a2ac1 5664 #define RTC_PRESCALER_PRESCALER_Pos (0UL) /*!< Position of PRESCALER field. */
emilmont 80:8e73be2a2ac1 5665 #define RTC_PRESCALER_PRESCALER_Msk (0xFFFUL << RTC_PRESCALER_PRESCALER_Pos) /*!< Bit mask of PRESCALER field. */
emilmont 80:8e73be2a2ac1 5666
emilmont 80:8e73be2a2ac1 5667 /* Register: RTC_CC */
emilmont 80:8e73be2a2ac1 5668 /* Description: Capture/compare registers. */
emilmont 80:8e73be2a2ac1 5669
emilmont 80:8e73be2a2ac1 5670 /* Bits 23..0 : Compare value. */
emilmont 80:8e73be2a2ac1 5671 #define RTC_CC_COMPARE_Pos (0UL) /*!< Position of COMPARE field. */
emilmont 80:8e73be2a2ac1 5672 #define RTC_CC_COMPARE_Msk (0xFFFFFFUL << RTC_CC_COMPARE_Pos) /*!< Bit mask of COMPARE field. */
emilmont 80:8e73be2a2ac1 5673
emilmont 80:8e73be2a2ac1 5674 /* Register: RTC_POWER */
emilmont 80:8e73be2a2ac1 5675 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 5676
emilmont 80:8e73be2a2ac1 5677 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 5678 #define RTC_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 5679 #define RTC_POWER_POWER_Msk (0x1UL << RTC_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 5680 #define RTC_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 5681 #define RTC_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 5682
emilmont 80:8e73be2a2ac1 5683
emilmont 80:8e73be2a2ac1 5684 /* Peripheral: SPI */
emilmont 80:8e73be2a2ac1 5685 /* Description: SPI master 0. */
emilmont 80:8e73be2a2ac1 5686
emilmont 80:8e73be2a2ac1 5687 /* Register: SPI_INTENSET */
emilmont 80:8e73be2a2ac1 5688 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 5689
emilmont 80:8e73be2a2ac1 5690 /* Bit 2 : Enable interrupt on READY event. */
emilmont 80:8e73be2a2ac1 5691 #define SPI_INTENSET_READY_Pos (2UL) /*!< Position of READY field. */
emilmont 80:8e73be2a2ac1 5692 #define SPI_INTENSET_READY_Msk (0x1UL << SPI_INTENSET_READY_Pos) /*!< Bit mask of READY field. */
emilmont 80:8e73be2a2ac1 5693 #define SPI_INTENSET_READY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5694 #define SPI_INTENSET_READY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5695 #define SPI_INTENSET_READY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5696
emilmont 80:8e73be2a2ac1 5697 /* Register: SPI_INTENCLR */
emilmont 80:8e73be2a2ac1 5698 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 5699
emilmont 80:8e73be2a2ac1 5700 /* Bit 2 : Disable interrupt on READY event. */
emilmont 80:8e73be2a2ac1 5701 #define SPI_INTENCLR_READY_Pos (2UL) /*!< Position of READY field. */
emilmont 80:8e73be2a2ac1 5702 #define SPI_INTENCLR_READY_Msk (0x1UL << SPI_INTENCLR_READY_Pos) /*!< Bit mask of READY field. */
emilmont 80:8e73be2a2ac1 5703 #define SPI_INTENCLR_READY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5704 #define SPI_INTENCLR_READY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5705 #define SPI_INTENCLR_READY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 5706
emilmont 80:8e73be2a2ac1 5707 /* Register: SPI_ENABLE */
emilmont 80:8e73be2a2ac1 5708 /* Description: Enable SPI. */
emilmont 80:8e73be2a2ac1 5709
emilmont 80:8e73be2a2ac1 5710 /* Bits 2..0 : Enable or disable SPI. */
emilmont 80:8e73be2a2ac1 5711 #define SPI_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 5712 #define SPI_ENABLE_ENABLE_Msk (0x7UL << SPI_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 5713 #define SPI_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled SPI. */
emilmont 80:8e73be2a2ac1 5714 #define SPI_ENABLE_ENABLE_Enabled (0x01UL) /*!< Enable SPI. */
emilmont 80:8e73be2a2ac1 5715
emilmont 80:8e73be2a2ac1 5716 /* Register: SPI_RXD */
emilmont 80:8e73be2a2ac1 5717 /* Description: RX data. */
emilmont 80:8e73be2a2ac1 5718
emilmont 80:8e73be2a2ac1 5719 /* Bits 7..0 : RX data from last transfer. */
emilmont 80:8e73be2a2ac1 5720 #define SPI_RXD_RXD_Pos (0UL) /*!< Position of RXD field. */
emilmont 80:8e73be2a2ac1 5721 #define SPI_RXD_RXD_Msk (0xFFUL << SPI_RXD_RXD_Pos) /*!< Bit mask of RXD field. */
emilmont 80:8e73be2a2ac1 5722
emilmont 80:8e73be2a2ac1 5723 /* Register: SPI_TXD */
emilmont 80:8e73be2a2ac1 5724 /* Description: TX data. */
emilmont 80:8e73be2a2ac1 5725
emilmont 80:8e73be2a2ac1 5726 /* Bits 7..0 : TX data for next transfer. */
emilmont 80:8e73be2a2ac1 5727 #define SPI_TXD_TXD_Pos (0UL) /*!< Position of TXD field. */
emilmont 80:8e73be2a2ac1 5728 #define SPI_TXD_TXD_Msk (0xFFUL << SPI_TXD_TXD_Pos) /*!< Bit mask of TXD field. */
emilmont 80:8e73be2a2ac1 5729
emilmont 80:8e73be2a2ac1 5730 /* Register: SPI_FREQUENCY */
emilmont 80:8e73be2a2ac1 5731 /* Description: SPI frequency */
emilmont 80:8e73be2a2ac1 5732
emilmont 80:8e73be2a2ac1 5733 /* Bits 31..0 : SPI data rate. */
emilmont 80:8e73be2a2ac1 5734 #define SPI_FREQUENCY_FREQUENCY_Pos (0UL) /*!< Position of FREQUENCY field. */
emilmont 80:8e73be2a2ac1 5735 #define SPI_FREQUENCY_FREQUENCY_Msk (0xFFFFFFFFUL << SPI_FREQUENCY_FREQUENCY_Pos) /*!< Bit mask of FREQUENCY field. */
emilmont 80:8e73be2a2ac1 5736 #define SPI_FREQUENCY_FREQUENCY_K125 (0x02000000UL) /*!< 125kbps. */
emilmont 80:8e73be2a2ac1 5737 #define SPI_FREQUENCY_FREQUENCY_K250 (0x04000000UL) /*!< 250kbps. */
emilmont 80:8e73be2a2ac1 5738 #define SPI_FREQUENCY_FREQUENCY_K500 (0x08000000UL) /*!< 500kbps. */
emilmont 80:8e73be2a2ac1 5739 #define SPI_FREQUENCY_FREQUENCY_M1 (0x10000000UL) /*!< 1Mbps. */
emilmont 80:8e73be2a2ac1 5740 #define SPI_FREQUENCY_FREQUENCY_M2 (0x20000000UL) /*!< 2Mbps. */
emilmont 80:8e73be2a2ac1 5741 #define SPI_FREQUENCY_FREQUENCY_M4 (0x40000000UL) /*!< 4Mbps. */
emilmont 80:8e73be2a2ac1 5742 #define SPI_FREQUENCY_FREQUENCY_M8 (0x80000000UL) /*!< 8Mbps. */
emilmont 80:8e73be2a2ac1 5743
emilmont 80:8e73be2a2ac1 5744 /* Register: SPI_CONFIG */
emilmont 80:8e73be2a2ac1 5745 /* Description: Configuration register. */
emilmont 80:8e73be2a2ac1 5746
emilmont 80:8e73be2a2ac1 5747 /* Bit 2 : Serial clock (SCK) polarity. */
emilmont 80:8e73be2a2ac1 5748 #define SPI_CONFIG_CPOL_Pos (2UL) /*!< Position of CPOL field. */
emilmont 80:8e73be2a2ac1 5749 #define SPI_CONFIG_CPOL_Msk (0x1UL << SPI_CONFIG_CPOL_Pos) /*!< Bit mask of CPOL field. */
emilmont 80:8e73be2a2ac1 5750 #define SPI_CONFIG_CPOL_ActiveHigh (0UL) /*!< Active high. */
emilmont 80:8e73be2a2ac1 5751 #define SPI_CONFIG_CPOL_ActiveLow (1UL) /*!< Active low. */
emilmont 80:8e73be2a2ac1 5752
emilmont 80:8e73be2a2ac1 5753 /* Bit 1 : Serial clock (SCK) phase. */
emilmont 80:8e73be2a2ac1 5754 #define SPI_CONFIG_CPHA_Pos (1UL) /*!< Position of CPHA field. */
emilmont 80:8e73be2a2ac1 5755 #define SPI_CONFIG_CPHA_Msk (0x1UL << SPI_CONFIG_CPHA_Pos) /*!< Bit mask of CPHA field. */
emilmont 80:8e73be2a2ac1 5756 #define SPI_CONFIG_CPHA_Leading (0UL) /*!< Sample on leading edge of the clock. Shift serial data on trailing edge. */
emilmont 80:8e73be2a2ac1 5757 #define SPI_CONFIG_CPHA_Trailing (1UL) /*!< Sample on trailing edge of the clock. Shift serial data on leading edge. */
emilmont 80:8e73be2a2ac1 5758
emilmont 80:8e73be2a2ac1 5759 /* Bit 0 : Bit order. */
emilmont 80:8e73be2a2ac1 5760 #define SPI_CONFIG_ORDER_Pos (0UL) /*!< Position of ORDER field. */
emilmont 80:8e73be2a2ac1 5761 #define SPI_CONFIG_ORDER_Msk (0x1UL << SPI_CONFIG_ORDER_Pos) /*!< Bit mask of ORDER field. */
emilmont 80:8e73be2a2ac1 5762 #define SPI_CONFIG_ORDER_MsbFirst (0UL) /*!< Most significant bit transmitted out first. */
emilmont 80:8e73be2a2ac1 5763 #define SPI_CONFIG_ORDER_LsbFirst (1UL) /*!< Least significant bit transmitted out first. */
emilmont 80:8e73be2a2ac1 5764
emilmont 80:8e73be2a2ac1 5765 /* Register: SPI_POWER */
emilmont 80:8e73be2a2ac1 5766 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 5767
emilmont 80:8e73be2a2ac1 5768 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 5769 #define SPI_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 5770 #define SPI_POWER_POWER_Msk (0x1UL << SPI_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 5771 #define SPI_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 5772 #define SPI_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 5773
emilmont 80:8e73be2a2ac1 5774
Kojto 97:433970e64889 5775 /* Peripheral: SPIM */
Kojto 97:433970e64889 5776 /* Description: SPI master with easyDMA 1. */
Kojto 97:433970e64889 5777
Kojto 97:433970e64889 5778 /* Register: SPIM_INTENSET */
Kojto 97:433970e64889 5779 /* Description: Interrupt enable set register. */
Kojto 97:433970e64889 5780
Kojto 97:433970e64889 5781 /* Bit 19 : Enable interrupt on STARTED event. */
Kojto 97:433970e64889 5782 #define SPIM_INTENSET_STARTED_Pos (19UL) /*!< Position of STARTED field. */
Kojto 97:433970e64889 5783 #define SPIM_INTENSET_STARTED_Msk (0x1UL << SPIM_INTENSET_STARTED_Pos) /*!< Bit mask of STARTED field. */
Kojto 97:433970e64889 5784 #define SPIM_INTENSET_STARTED_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 5785 #define SPIM_INTENSET_STARTED_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 5786 #define SPIM_INTENSET_STARTED_Set (1UL) /*!< Enable interrupt on write. */
Kojto 97:433970e64889 5787
Kojto 97:433970e64889 5788 /* Bit 8 : Enable interrupt on ENDTX event. */
Kojto 97:433970e64889 5789 #define SPIM_INTENSET_ENDTX_Pos (8UL) /*!< Position of ENDTX field. */
Kojto 97:433970e64889 5790 #define SPIM_INTENSET_ENDTX_Msk (0x1UL << SPIM_INTENSET_ENDTX_Pos) /*!< Bit mask of ENDTX field. */
Kojto 97:433970e64889 5791 #define SPIM_INTENSET_ENDTX_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 5792 #define SPIM_INTENSET_ENDTX_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 5793 #define SPIM_INTENSET_ENDTX_Set (1UL) /*!< Enable interrupt on write. */
Kojto 97:433970e64889 5794
Kojto 97:433970e64889 5795 /* Bit 4 : Enable interrupt on ENDRX event. */
Kojto 97:433970e64889 5796 #define SPIM_INTENSET_ENDRX_Pos (4UL) /*!< Position of ENDRX field. */
Kojto 97:433970e64889 5797 #define SPIM_INTENSET_ENDRX_Msk (0x1UL << SPIM_INTENSET_ENDRX_Pos) /*!< Bit mask of ENDRX field. */
Kojto 97:433970e64889 5798 #define SPIM_INTENSET_ENDRX_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 5799 #define SPIM_INTENSET_ENDRX_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 5800 #define SPIM_INTENSET_ENDRX_Set (1UL) /*!< Enable interrupt on write. */
Kojto 97:433970e64889 5801
Kojto 97:433970e64889 5802 /* Bit 1 : Enable interrupt on STOPPED event. */
Kojto 97:433970e64889 5803 #define SPIM_INTENSET_STOPPED_Pos (1UL) /*!< Position of STOPPED field. */
Kojto 97:433970e64889 5804 #define SPIM_INTENSET_STOPPED_Msk (0x1UL << SPIM_INTENSET_STOPPED_Pos) /*!< Bit mask of STOPPED field. */
Kojto 97:433970e64889 5805 #define SPIM_INTENSET_STOPPED_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 5806 #define SPIM_INTENSET_STOPPED_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 5807 #define SPIM_INTENSET_STOPPED_Set (1UL) /*!< Enable interrupt on write. */
Kojto 97:433970e64889 5808
Kojto 97:433970e64889 5809 /* Register: SPIM_INTENCLR */
Kojto 97:433970e64889 5810 /* Description: Interrupt enable clear register. */
Kojto 97:433970e64889 5811
Kojto 97:433970e64889 5812 /* Bit 19 : Disable interrupt on STARTED event. */
Kojto 97:433970e64889 5813 #define SPIM_INTENCLR_STARTED_Pos (19UL) /*!< Position of STARTED field. */
Kojto 97:433970e64889 5814 #define SPIM_INTENCLR_STARTED_Msk (0x1UL << SPIM_INTENCLR_STARTED_Pos) /*!< Bit mask of STARTED field. */
Kojto 97:433970e64889 5815 #define SPIM_INTENCLR_STARTED_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 5816 #define SPIM_INTENCLR_STARTED_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 5817 #define SPIM_INTENCLR_STARTED_Clear (1UL) /*!< Disable interrupt on write. */
Kojto 97:433970e64889 5818
Kojto 97:433970e64889 5819 /* Bit 8 : Disable interrupt on ENDTX event. */
Kojto 97:433970e64889 5820 #define SPIM_INTENCLR_ENDTX_Pos (8UL) /*!< Position of ENDTX field. */
Kojto 97:433970e64889 5821 #define SPIM_INTENCLR_ENDTX_Msk (0x1UL << SPIM_INTENCLR_ENDTX_Pos) /*!< Bit mask of ENDTX field. */
Kojto 97:433970e64889 5822 #define SPIM_INTENCLR_ENDTX_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 5823 #define SPIM_INTENCLR_ENDTX_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 5824 #define SPIM_INTENCLR_ENDTX_Clear (1UL) /*!< Disable interrupt on write. */
Kojto 97:433970e64889 5825
Kojto 97:433970e64889 5826 /* Bit 4 : Disable interrupt on ENDRX event. */
Kojto 97:433970e64889 5827 #define SPIM_INTENCLR_ENDRX_Pos (4UL) /*!< Position of ENDRX field. */
Kojto 97:433970e64889 5828 #define SPIM_INTENCLR_ENDRX_Msk (0x1UL << SPIM_INTENCLR_ENDRX_Pos) /*!< Bit mask of ENDRX field. */
Kojto 97:433970e64889 5829 #define SPIM_INTENCLR_ENDRX_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 5830 #define SPIM_INTENCLR_ENDRX_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 5831 #define SPIM_INTENCLR_ENDRX_Clear (1UL) /*!< Disable interrupt on write. */
Kojto 97:433970e64889 5832
Kojto 97:433970e64889 5833 /* Bit 1 : Disable interrupt on STOPPED event. */
Kojto 97:433970e64889 5834 #define SPIM_INTENCLR_STOPPED_Pos (1UL) /*!< Position of STOPPED field. */
Kojto 97:433970e64889 5835 #define SPIM_INTENCLR_STOPPED_Msk (0x1UL << SPIM_INTENCLR_STOPPED_Pos) /*!< Bit mask of STOPPED field. */
Kojto 97:433970e64889 5836 #define SPIM_INTENCLR_STOPPED_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 5837 #define SPIM_INTENCLR_STOPPED_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 5838 #define SPIM_INTENCLR_STOPPED_Clear (1UL) /*!< Disable interrupt on write. */
Kojto 97:433970e64889 5839
Kojto 97:433970e64889 5840 /* Register: SPIM_ENABLE */
Kojto 97:433970e64889 5841 /* Description: Enable SPIM. */
Kojto 97:433970e64889 5842
Kojto 97:433970e64889 5843 /* Bits 3..0 : Enable or disable SPIM. */
Kojto 97:433970e64889 5844 #define SPIM_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
Kojto 97:433970e64889 5845 #define SPIM_ENABLE_ENABLE_Msk (0xFUL << SPIM_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
Kojto 97:433970e64889 5846 #define SPIM_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled SPIM. */
Kojto 97:433970e64889 5847 #define SPIM_ENABLE_ENABLE_Enabled (0x07UL) /*!< Enable SPIM. */
Kojto 97:433970e64889 5848
Kojto 97:433970e64889 5849 /* Register: SPIM_FREQUENCY */
Kojto 97:433970e64889 5850 /* Description: SPI frequency. */
Kojto 97:433970e64889 5851
Kojto 97:433970e64889 5852 /* Bits 31..0 : SPI master data rate. */
Kojto 97:433970e64889 5853 #define SPIM_FREQUENCY_FREQUENCY_Pos (0UL) /*!< Position of FREQUENCY field. */
Kojto 97:433970e64889 5854 #define SPIM_FREQUENCY_FREQUENCY_Msk (0xFFFFFFFFUL << SPIM_FREQUENCY_FREQUENCY_Pos) /*!< Bit mask of FREQUENCY field. */
Kojto 97:433970e64889 5855 #define SPIM_FREQUENCY_FREQUENCY_K125 (0x02000000UL) /*!< 125 kbps. */
Kojto 97:433970e64889 5856 #define SPIM_FREQUENCY_FREQUENCY_K250 (0x04000000UL) /*!< 250 kbps. */
Kojto 97:433970e64889 5857 #define SPIM_FREQUENCY_FREQUENCY_K500 (0x08000000UL) /*!< 500 kbps. */
Kojto 97:433970e64889 5858 #define SPIM_FREQUENCY_FREQUENCY_M1 (0x10000000UL) /*!< 1 Mbps. */
Kojto 97:433970e64889 5859 #define SPIM_FREQUENCY_FREQUENCY_M2 (0x20000000UL) /*!< 2 Mbps. */
Kojto 97:433970e64889 5860 #define SPIM_FREQUENCY_FREQUENCY_M4 (0x40000000UL) /*!< 4 Mbps. */
Kojto 97:433970e64889 5861 #define SPIM_FREQUENCY_FREQUENCY_M8 (0x80000000UL) /*!< 8 Mbps. */
Kojto 97:433970e64889 5862
Kojto 97:433970e64889 5863 /* Register: SPIM_RXD_PTR */
Kojto 97:433970e64889 5864 /* Description: Data pointer. */
Kojto 97:433970e64889 5865
Kojto 97:433970e64889 5866 /* Bits 31..0 : Data pointer. */
Kojto 97:433970e64889 5867 #define SPIM_RXD_PTR_PTR_Pos (0UL) /*!< Position of PTR field. */
Kojto 97:433970e64889 5868 #define SPIM_RXD_PTR_PTR_Msk (0xFFFFFFFFUL << SPIM_RXD_PTR_PTR_Pos) /*!< Bit mask of PTR field. */
Kojto 97:433970e64889 5869
Kojto 97:433970e64889 5870 /* Register: SPIM_RXD_MAXCNT */
Kojto 97:433970e64889 5871 /* Description: Maximum number of buffer bytes to receive. */
Kojto 97:433970e64889 5872
Kojto 97:433970e64889 5873 /* Bits 7..0 : Maximum number of buffer bytes to receive. */
Kojto 97:433970e64889 5874 #define SPIM_RXD_MAXCNT_MAXCNT_Pos (0UL) /*!< Position of MAXCNT field. */
Kojto 97:433970e64889 5875 #define SPIM_RXD_MAXCNT_MAXCNT_Msk (0xFFUL << SPIM_RXD_MAXCNT_MAXCNT_Pos) /*!< Bit mask of MAXCNT field. */
Kojto 97:433970e64889 5876
Kojto 97:433970e64889 5877 /* Register: SPIM_RXD_AMOUNT */
Kojto 97:433970e64889 5878 /* Description: Number of bytes received in the last transaction. */
Kojto 97:433970e64889 5879
Kojto 97:433970e64889 5880 /* Bits 7..0 : Number of bytes received in the last transaction. */
Kojto 97:433970e64889 5881 #define SPIM_RXD_AMOUNT_AMOUNT_Pos (0UL) /*!< Position of AMOUNT field. */
Kojto 97:433970e64889 5882 #define SPIM_RXD_AMOUNT_AMOUNT_Msk (0xFFUL << SPIM_RXD_AMOUNT_AMOUNT_Pos) /*!< Bit mask of AMOUNT field. */
Kojto 97:433970e64889 5883
Kojto 97:433970e64889 5884 /* Register: SPIM_TXD_PTR */
Kojto 97:433970e64889 5885 /* Description: Data pointer. */
Kojto 97:433970e64889 5886
Kojto 97:433970e64889 5887 /* Bits 31..0 : Data pointer. */
Kojto 97:433970e64889 5888 #define SPIM_TXD_PTR_PTR_Pos (0UL) /*!< Position of PTR field. */
Kojto 97:433970e64889 5889 #define SPIM_TXD_PTR_PTR_Msk (0xFFFFFFFFUL << SPIM_TXD_PTR_PTR_Pos) /*!< Bit mask of PTR field. */
Kojto 97:433970e64889 5890
Kojto 97:433970e64889 5891 /* Register: SPIM_TXD_MAXCNT */
Kojto 97:433970e64889 5892 /* Description: Maximum number of buffer bytes to send. */
Kojto 97:433970e64889 5893
Kojto 97:433970e64889 5894 /* Bits 7..0 : Maximum number of buffer bytes to send. */
Kojto 97:433970e64889 5895 #define SPIM_TXD_MAXCNT_MAXCNT_Pos (0UL) /*!< Position of MAXCNT field. */
Kojto 97:433970e64889 5896 #define SPIM_TXD_MAXCNT_MAXCNT_Msk (0xFFUL << SPIM_TXD_MAXCNT_MAXCNT_Pos) /*!< Bit mask of MAXCNT field. */
Kojto 97:433970e64889 5897
Kojto 97:433970e64889 5898 /* Register: SPIM_TXD_AMOUNT */
Kojto 97:433970e64889 5899 /* Description: Number of bytes sent in the last transaction. */
Kojto 97:433970e64889 5900
Kojto 97:433970e64889 5901 /* Bits 7..0 : Number of bytes sent in the last transaction. */
Kojto 97:433970e64889 5902 #define SPIM_TXD_AMOUNT_AMOUNT_Pos (0UL) /*!< Position of AMOUNT field. */
Kojto 97:433970e64889 5903 #define SPIM_TXD_AMOUNT_AMOUNT_Msk (0xFFUL << SPIM_TXD_AMOUNT_AMOUNT_Pos) /*!< Bit mask of AMOUNT field. */
Kojto 97:433970e64889 5904
Kojto 122:f9eeca106725 5905 /* Register: SPIM_CONFIG */
Kojto 122:f9eeca106725 5906 /* Description: Configuration register. */
Kojto 122:f9eeca106725 5907
Kojto 122:f9eeca106725 5908 /* Bit 2 : Serial clock (SCK) polarity. */
Kojto 122:f9eeca106725 5909 #define SPIM_CONFIG_CPOL_Pos (2UL) /*!< Position of CPOL field. */
Kojto 122:f9eeca106725 5910 #define SPIM_CONFIG_CPOL_Msk (0x1UL << SPIM_CONFIG_CPOL_Pos) /*!< Bit mask of CPOL field. */
Kojto 122:f9eeca106725 5911 #define SPIM_CONFIG_CPOL_ActiveHigh (0UL) /*!< Active high. */
Kojto 122:f9eeca106725 5912 #define SPIM_CONFIG_CPOL_ActiveLow (1UL) /*!< Active low. */
Kojto 122:f9eeca106725 5913
Kojto 122:f9eeca106725 5914 /* Bit 1 : Serial clock (SCK) phase. */
Kojto 122:f9eeca106725 5915 #define SPIM_CONFIG_CPHA_Pos (1UL) /*!< Position of CPHA field. */
Kojto 122:f9eeca106725 5916 #define SPIM_CONFIG_CPHA_Msk (0x1UL << SPIM_CONFIG_CPHA_Pos) /*!< Bit mask of CPHA field. */
Kojto 122:f9eeca106725 5917 #define SPIM_CONFIG_CPHA_Leading (0UL) /*!< Sample on leading edge of the clock. Shift serial data on trailing edge. */
Kojto 122:f9eeca106725 5918 #define SPIM_CONFIG_CPHA_Trailing (1UL) /*!< Sample on trailing edge of the clock. Shift serial data on leading edge. */
Kojto 122:f9eeca106725 5919
Kojto 122:f9eeca106725 5920 /* Bit 0 : Bit order. */
Kojto 122:f9eeca106725 5921 #define SPIM_CONFIG_ORDER_Pos (0UL) /*!< Position of ORDER field. */
Kojto 122:f9eeca106725 5922 #define SPIM_CONFIG_ORDER_Msk (0x1UL << SPIM_CONFIG_ORDER_Pos) /*!< Bit mask of ORDER field. */
Kojto 122:f9eeca106725 5923 #define SPIM_CONFIG_ORDER_MsbFirst (0UL) /*!< Most significant bit transmitted out first. */
Kojto 122:f9eeca106725 5924 #define SPIM_CONFIG_ORDER_LsbFirst (1UL) /*!< Least significant bit transmitted out first. */
Kojto 122:f9eeca106725 5925
Kojto 122:f9eeca106725 5926 /* Register: SPIM_ORC */
Kojto 122:f9eeca106725 5927 /* Description: Over-read character. */
Kojto 122:f9eeca106725 5928
Kojto 122:f9eeca106725 5929 /* Bits 7..0 : Over-read character. */
Kojto 122:f9eeca106725 5930 #define SPIM_ORC_ORC_Pos (0UL) /*!< Position of ORC field. */
Kojto 122:f9eeca106725 5931 #define SPIM_ORC_ORC_Msk (0xFFUL << SPIM_ORC_ORC_Pos) /*!< Bit mask of ORC field. */
Kojto 122:f9eeca106725 5932
Kojto 122:f9eeca106725 5933 /* Register: SPIM_POWER */
Kojto 122:f9eeca106725 5934 /* Description: Peripheral power control. */
Kojto 122:f9eeca106725 5935
Kojto 122:f9eeca106725 5936 /* Bit 0 : Peripheral power control. */
Kojto 122:f9eeca106725 5937 #define SPIM_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
Kojto 122:f9eeca106725 5938 #define SPIM_POWER_POWER_Msk (0x1UL << SPIM_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
Kojto 122:f9eeca106725 5939 #define SPIM_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
Kojto 122:f9eeca106725 5940 #define SPIM_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
Kojto 122:f9eeca106725 5941
Kojto 97:433970e64889 5942
emilmont 80:8e73be2a2ac1 5943 /* Peripheral: SPIS */
emilmont 80:8e73be2a2ac1 5944 /* Description: SPI slave 1. */
emilmont 80:8e73be2a2ac1 5945
emilmont 80:8e73be2a2ac1 5946 /* Register: SPIS_SHORTS */
emilmont 80:8e73be2a2ac1 5947 /* Description: Shortcuts for SPIS. */
emilmont 80:8e73be2a2ac1 5948
emilmont 80:8e73be2a2ac1 5949 /* Bit 2 : Shortcut between END event and the ACQUIRE task. */
emilmont 80:8e73be2a2ac1 5950 #define SPIS_SHORTS_END_ACQUIRE_Pos (2UL) /*!< Position of END_ACQUIRE field. */
emilmont 80:8e73be2a2ac1 5951 #define SPIS_SHORTS_END_ACQUIRE_Msk (0x1UL << SPIS_SHORTS_END_ACQUIRE_Pos) /*!< Bit mask of END_ACQUIRE field. */
emilmont 80:8e73be2a2ac1 5952 #define SPIS_SHORTS_END_ACQUIRE_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 5953 #define SPIS_SHORTS_END_ACQUIRE_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 5954
emilmont 80:8e73be2a2ac1 5955 /* Register: SPIS_INTENSET */
emilmont 80:8e73be2a2ac1 5956 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 5957
emilmont 80:8e73be2a2ac1 5958 /* Bit 10 : Enable interrupt on ACQUIRED event. */
emilmont 80:8e73be2a2ac1 5959 #define SPIS_INTENSET_ACQUIRED_Pos (10UL) /*!< Position of ACQUIRED field. */
emilmont 80:8e73be2a2ac1 5960 #define SPIS_INTENSET_ACQUIRED_Msk (0x1UL << SPIS_INTENSET_ACQUIRED_Pos) /*!< Bit mask of ACQUIRED field. */
emilmont 80:8e73be2a2ac1 5961 #define SPIS_INTENSET_ACQUIRED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5962 #define SPIS_INTENSET_ACQUIRED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5963 #define SPIS_INTENSET_ACQUIRED_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5964
Kojto 122:f9eeca106725 5965 /* Bit 4 : enable interrupt on ENDRX event. */
Kojto 122:f9eeca106725 5966 #define SPIS_INTENSET_ENDRX_Pos (4UL) /*!< Position of ENDRX field. */
Kojto 122:f9eeca106725 5967 #define SPIS_INTENSET_ENDRX_Msk (0x1UL << SPIS_INTENSET_ENDRX_Pos) /*!< Bit mask of ENDRX field. */
Kojto 122:f9eeca106725 5968 #define SPIS_INTENSET_ENDRX_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 122:f9eeca106725 5969 #define SPIS_INTENSET_ENDRX_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 122:f9eeca106725 5970 #define SPIS_INTENSET_ENDRX_Set (1UL) /*!< Enable interrupt on write. */
Kojto 122:f9eeca106725 5971
emilmont 80:8e73be2a2ac1 5972 /* Bit 1 : Enable interrupt on END event. */
emilmont 80:8e73be2a2ac1 5973 #define SPIS_INTENSET_END_Pos (1UL) /*!< Position of END field. */
emilmont 80:8e73be2a2ac1 5974 #define SPIS_INTENSET_END_Msk (0x1UL << SPIS_INTENSET_END_Pos) /*!< Bit mask of END field. */
emilmont 80:8e73be2a2ac1 5975 #define SPIS_INTENSET_END_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5976 #define SPIS_INTENSET_END_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5977 #define SPIS_INTENSET_END_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 5978
emilmont 80:8e73be2a2ac1 5979 /* Register: SPIS_INTENCLR */
emilmont 80:8e73be2a2ac1 5980 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 5981
emilmont 80:8e73be2a2ac1 5982 /* Bit 10 : Disable interrupt on ACQUIRED event. */
emilmont 80:8e73be2a2ac1 5983 #define SPIS_INTENCLR_ACQUIRED_Pos (10UL) /*!< Position of ACQUIRED field. */
emilmont 80:8e73be2a2ac1 5984 #define SPIS_INTENCLR_ACQUIRED_Msk (0x1UL << SPIS_INTENCLR_ACQUIRED_Pos) /*!< Bit mask of ACQUIRED field. */
emilmont 80:8e73be2a2ac1 5985 #define SPIS_INTENCLR_ACQUIRED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 5986 #define SPIS_INTENCLR_ACQUIRED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 5987 #define SPIS_INTENCLR_ACQUIRED_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 5988
Kojto 122:f9eeca106725 5989 /* Bit 4 : Disable interrupt on ENDRX event. */
Kojto 122:f9eeca106725 5990 #define SPIS_INTENCLR_ENDRX_Pos (4UL) /*!< Position of ENDRX field. */
Kojto 122:f9eeca106725 5991 #define SPIS_INTENCLR_ENDRX_Msk (0x1UL << SPIS_INTENCLR_ENDRX_Pos) /*!< Bit mask of ENDRX field. */
Kojto 122:f9eeca106725 5992 #define SPIS_INTENCLR_ENDRX_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 122:f9eeca106725 5993 #define SPIS_INTENCLR_ENDRX_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 122:f9eeca106725 5994 #define SPIS_INTENCLR_ENDRX_Clear (1UL) /*!< Disable interrupt on write. */
Kojto 122:f9eeca106725 5995
emilmont 80:8e73be2a2ac1 5996 /* Bit 1 : Disable interrupt on END event. */
emilmont 80:8e73be2a2ac1 5997 #define SPIS_INTENCLR_END_Pos (1UL) /*!< Position of END field. */
emilmont 80:8e73be2a2ac1 5998 #define SPIS_INTENCLR_END_Msk (0x1UL << SPIS_INTENCLR_END_Pos) /*!< Bit mask of END field. */
emilmont 80:8e73be2a2ac1 5999 #define SPIS_INTENCLR_END_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6000 #define SPIS_INTENCLR_END_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6001 #define SPIS_INTENCLR_END_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6002
emilmont 80:8e73be2a2ac1 6003 /* Register: SPIS_SEMSTAT */
emilmont 80:8e73be2a2ac1 6004 /* Description: Semaphore status. */
emilmont 80:8e73be2a2ac1 6005
emilmont 80:8e73be2a2ac1 6006 /* Bits 1..0 : Semaphore status. */
emilmont 80:8e73be2a2ac1 6007 #define SPIS_SEMSTAT_SEMSTAT_Pos (0UL) /*!< Position of SEMSTAT field. */
emilmont 80:8e73be2a2ac1 6008 #define SPIS_SEMSTAT_SEMSTAT_Msk (0x3UL << SPIS_SEMSTAT_SEMSTAT_Pos) /*!< Bit mask of SEMSTAT field. */
emilmont 80:8e73be2a2ac1 6009 #define SPIS_SEMSTAT_SEMSTAT_Free (0x00UL) /*!< Semaphore is free. */
emilmont 80:8e73be2a2ac1 6010 #define SPIS_SEMSTAT_SEMSTAT_CPU (0x01UL) /*!< Semaphore is assigned to the CPU. */
emilmont 80:8e73be2a2ac1 6011 #define SPIS_SEMSTAT_SEMSTAT_SPIS (0x02UL) /*!< Semaphore is assigned to the SPIS. */
emilmont 80:8e73be2a2ac1 6012 #define SPIS_SEMSTAT_SEMSTAT_CPUPending (0x03UL) /*!< Semaphore is assigned to the SPIS, but a handover to the CPU is pending. */
emilmont 80:8e73be2a2ac1 6013
emilmont 80:8e73be2a2ac1 6014 /* Register: SPIS_STATUS */
emilmont 80:8e73be2a2ac1 6015 /* Description: Status from last transaction. */
emilmont 80:8e73be2a2ac1 6016
emilmont 80:8e73be2a2ac1 6017 /* Bit 1 : RX buffer overflow detected, and prevented. */
emilmont 80:8e73be2a2ac1 6018 #define SPIS_STATUS_OVERFLOW_Pos (1UL) /*!< Position of OVERFLOW field. */
emilmont 80:8e73be2a2ac1 6019 #define SPIS_STATUS_OVERFLOW_Msk (0x1UL << SPIS_STATUS_OVERFLOW_Pos) /*!< Bit mask of OVERFLOW field. */
emilmont 80:8e73be2a2ac1 6020 #define SPIS_STATUS_OVERFLOW_NotPresent (0UL) /*!< Error not present. */
emilmont 80:8e73be2a2ac1 6021 #define SPIS_STATUS_OVERFLOW_Present (1UL) /*!< Error present. */
emilmont 80:8e73be2a2ac1 6022 #define SPIS_STATUS_OVERFLOW_Clear (1UL) /*!< Clear on write. */
emilmont 80:8e73be2a2ac1 6023
emilmont 80:8e73be2a2ac1 6024 /* Bit 0 : TX buffer overread detected, and prevented. */
emilmont 80:8e73be2a2ac1 6025 #define SPIS_STATUS_OVERREAD_Pos (0UL) /*!< Position of OVERREAD field. */
emilmont 80:8e73be2a2ac1 6026 #define SPIS_STATUS_OVERREAD_Msk (0x1UL << SPIS_STATUS_OVERREAD_Pos) /*!< Bit mask of OVERREAD field. */
emilmont 80:8e73be2a2ac1 6027 #define SPIS_STATUS_OVERREAD_NotPresent (0UL) /*!< Error not present. */
emilmont 80:8e73be2a2ac1 6028 #define SPIS_STATUS_OVERREAD_Present (1UL) /*!< Error present. */
emilmont 80:8e73be2a2ac1 6029 #define SPIS_STATUS_OVERREAD_Clear (1UL) /*!< Clear on write. */
emilmont 80:8e73be2a2ac1 6030
emilmont 80:8e73be2a2ac1 6031 /* Register: SPIS_ENABLE */
emilmont 80:8e73be2a2ac1 6032 /* Description: Enable SPIS. */
emilmont 80:8e73be2a2ac1 6033
emilmont 80:8e73be2a2ac1 6034 /* Bits 2..0 : Enable or disable SPIS. */
emilmont 80:8e73be2a2ac1 6035 #define SPIS_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 6036 #define SPIS_ENABLE_ENABLE_Msk (0x7UL << SPIS_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 6037 #define SPIS_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled SPIS. */
emilmont 80:8e73be2a2ac1 6038 #define SPIS_ENABLE_ENABLE_Enabled (0x02UL) /*!< Enable SPIS. */
emilmont 80:8e73be2a2ac1 6039
emilmont 80:8e73be2a2ac1 6040 /* Register: SPIS_MAXRX */
emilmont 80:8e73be2a2ac1 6041 /* Description: Maximum number of bytes in the receive buffer. */
emilmont 80:8e73be2a2ac1 6042
emilmont 80:8e73be2a2ac1 6043 /* Bits 7..0 : Maximum number of bytes in the receive buffer. */
emilmont 80:8e73be2a2ac1 6044 #define SPIS_MAXRX_MAXRX_Pos (0UL) /*!< Position of MAXRX field. */
emilmont 80:8e73be2a2ac1 6045 #define SPIS_MAXRX_MAXRX_Msk (0xFFUL << SPIS_MAXRX_MAXRX_Pos) /*!< Bit mask of MAXRX field. */
emilmont 80:8e73be2a2ac1 6046
emilmont 80:8e73be2a2ac1 6047 /* Register: SPIS_AMOUNTRX */
emilmont 80:8e73be2a2ac1 6048 /* Description: Number of bytes received in last granted transaction. */
emilmont 80:8e73be2a2ac1 6049
emilmont 80:8e73be2a2ac1 6050 /* Bits 7..0 : Number of bytes received in last granted transaction. */
emilmont 80:8e73be2a2ac1 6051 #define SPIS_AMOUNTRX_AMOUNTRX_Pos (0UL) /*!< Position of AMOUNTRX field. */
emilmont 80:8e73be2a2ac1 6052 #define SPIS_AMOUNTRX_AMOUNTRX_Msk (0xFFUL << SPIS_AMOUNTRX_AMOUNTRX_Pos) /*!< Bit mask of AMOUNTRX field. */
emilmont 80:8e73be2a2ac1 6053
emilmont 80:8e73be2a2ac1 6054 /* Register: SPIS_MAXTX */
emilmont 80:8e73be2a2ac1 6055 /* Description: Maximum number of bytes in the transmit buffer. */
emilmont 80:8e73be2a2ac1 6056
emilmont 80:8e73be2a2ac1 6057 /* Bits 7..0 : Maximum number of bytes in the transmit buffer. */
emilmont 80:8e73be2a2ac1 6058 #define SPIS_MAXTX_MAXTX_Pos (0UL) /*!< Position of MAXTX field. */
emilmont 80:8e73be2a2ac1 6059 #define SPIS_MAXTX_MAXTX_Msk (0xFFUL << SPIS_MAXTX_MAXTX_Pos) /*!< Bit mask of MAXTX field. */
emilmont 80:8e73be2a2ac1 6060
emilmont 80:8e73be2a2ac1 6061 /* Register: SPIS_AMOUNTTX */
emilmont 80:8e73be2a2ac1 6062 /* Description: Number of bytes transmitted in last granted transaction. */
emilmont 80:8e73be2a2ac1 6063
emilmont 80:8e73be2a2ac1 6064 /* Bits 7..0 : Number of bytes transmitted in last granted transaction. */
emilmont 80:8e73be2a2ac1 6065 #define SPIS_AMOUNTTX_AMOUNTTX_Pos (0UL) /*!< Position of AMOUNTTX field. */
emilmont 80:8e73be2a2ac1 6066 #define SPIS_AMOUNTTX_AMOUNTTX_Msk (0xFFUL << SPIS_AMOUNTTX_AMOUNTTX_Pos) /*!< Bit mask of AMOUNTTX field. */
emilmont 80:8e73be2a2ac1 6067
emilmont 80:8e73be2a2ac1 6068 /* Register: SPIS_CONFIG */
emilmont 80:8e73be2a2ac1 6069 /* Description: Configuration register. */
emilmont 80:8e73be2a2ac1 6070
emilmont 80:8e73be2a2ac1 6071 /* Bit 2 : Serial clock (SCK) polarity. */
emilmont 80:8e73be2a2ac1 6072 #define SPIS_CONFIG_CPOL_Pos (2UL) /*!< Position of CPOL field. */
emilmont 80:8e73be2a2ac1 6073 #define SPIS_CONFIG_CPOL_Msk (0x1UL << SPIS_CONFIG_CPOL_Pos) /*!< Bit mask of CPOL field. */
emilmont 80:8e73be2a2ac1 6074 #define SPIS_CONFIG_CPOL_ActiveHigh (0UL) /*!< Active high. */
emilmont 80:8e73be2a2ac1 6075 #define SPIS_CONFIG_CPOL_ActiveLow (1UL) /*!< Active low. */
emilmont 80:8e73be2a2ac1 6076
emilmont 80:8e73be2a2ac1 6077 /* Bit 1 : Serial clock (SCK) phase. */
emilmont 80:8e73be2a2ac1 6078 #define SPIS_CONFIG_CPHA_Pos (1UL) /*!< Position of CPHA field. */
emilmont 80:8e73be2a2ac1 6079 #define SPIS_CONFIG_CPHA_Msk (0x1UL << SPIS_CONFIG_CPHA_Pos) /*!< Bit mask of CPHA field. */
emilmont 80:8e73be2a2ac1 6080 #define SPIS_CONFIG_CPHA_Leading (0UL) /*!< Sample on leading edge of the clock. Shift serial data on trailing edge. */
emilmont 80:8e73be2a2ac1 6081 #define SPIS_CONFIG_CPHA_Trailing (1UL) /*!< Sample on trailing edge of the clock. Shift serial data on leading edge. */
emilmont 80:8e73be2a2ac1 6082
emilmont 80:8e73be2a2ac1 6083 /* Bit 0 : Bit order. */
emilmont 80:8e73be2a2ac1 6084 #define SPIS_CONFIG_ORDER_Pos (0UL) /*!< Position of ORDER field. */
emilmont 80:8e73be2a2ac1 6085 #define SPIS_CONFIG_ORDER_Msk (0x1UL << SPIS_CONFIG_ORDER_Pos) /*!< Bit mask of ORDER field. */
emilmont 80:8e73be2a2ac1 6086 #define SPIS_CONFIG_ORDER_MsbFirst (0UL) /*!< Most significant bit transmitted out first. */
emilmont 80:8e73be2a2ac1 6087 #define SPIS_CONFIG_ORDER_LsbFirst (1UL) /*!< Least significant bit transmitted out first. */
emilmont 80:8e73be2a2ac1 6088
emilmont 80:8e73be2a2ac1 6089 /* Register: SPIS_DEF */
emilmont 80:8e73be2a2ac1 6090 /* Description: Default character. */
emilmont 80:8e73be2a2ac1 6091
emilmont 80:8e73be2a2ac1 6092 /* Bits 7..0 : Default character. */
emilmont 80:8e73be2a2ac1 6093 #define SPIS_DEF_DEF_Pos (0UL) /*!< Position of DEF field. */
emilmont 80:8e73be2a2ac1 6094 #define SPIS_DEF_DEF_Msk (0xFFUL << SPIS_DEF_DEF_Pos) /*!< Bit mask of DEF field. */
emilmont 80:8e73be2a2ac1 6095
emilmont 80:8e73be2a2ac1 6096 /* Register: SPIS_ORC */
emilmont 80:8e73be2a2ac1 6097 /* Description: Over-read character. */
emilmont 80:8e73be2a2ac1 6098
emilmont 80:8e73be2a2ac1 6099 /* Bits 7..0 : Over-read character. */
emilmont 80:8e73be2a2ac1 6100 #define SPIS_ORC_ORC_Pos (0UL) /*!< Position of ORC field. */
emilmont 80:8e73be2a2ac1 6101 #define SPIS_ORC_ORC_Msk (0xFFUL << SPIS_ORC_ORC_Pos) /*!< Bit mask of ORC field. */
emilmont 80:8e73be2a2ac1 6102
emilmont 80:8e73be2a2ac1 6103 /* Register: SPIS_POWER */
emilmont 80:8e73be2a2ac1 6104 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 6105
emilmont 80:8e73be2a2ac1 6106 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 6107 #define SPIS_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 6108 #define SPIS_POWER_POWER_Msk (0x1UL << SPIS_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 6109 #define SPIS_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 6110 #define SPIS_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 6111
emilmont 80:8e73be2a2ac1 6112
emilmont 80:8e73be2a2ac1 6113 /* Peripheral: TEMP */
emilmont 80:8e73be2a2ac1 6114 /* Description: Temperature Sensor. */
emilmont 80:8e73be2a2ac1 6115
emilmont 80:8e73be2a2ac1 6116 /* Register: TEMP_INTENSET */
emilmont 80:8e73be2a2ac1 6117 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 6118
emilmont 80:8e73be2a2ac1 6119 /* Bit 0 : Enable interrupt on DATARDY event. */
emilmont 80:8e73be2a2ac1 6120 #define TEMP_INTENSET_DATARDY_Pos (0UL) /*!< Position of DATARDY field. */
emilmont 80:8e73be2a2ac1 6121 #define TEMP_INTENSET_DATARDY_Msk (0x1UL << TEMP_INTENSET_DATARDY_Pos) /*!< Bit mask of DATARDY field. */
emilmont 80:8e73be2a2ac1 6122 #define TEMP_INTENSET_DATARDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6123 #define TEMP_INTENSET_DATARDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6124 #define TEMP_INTENSET_DATARDY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6125
emilmont 80:8e73be2a2ac1 6126 /* Register: TEMP_INTENCLR */
emilmont 80:8e73be2a2ac1 6127 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 6128
emilmont 80:8e73be2a2ac1 6129 /* Bit 0 : Disable interrupt on DATARDY event. */
emilmont 80:8e73be2a2ac1 6130 #define TEMP_INTENCLR_DATARDY_Pos (0UL) /*!< Position of DATARDY field. */
emilmont 80:8e73be2a2ac1 6131 #define TEMP_INTENCLR_DATARDY_Msk (0x1UL << TEMP_INTENCLR_DATARDY_Pos) /*!< Bit mask of DATARDY field. */
emilmont 80:8e73be2a2ac1 6132 #define TEMP_INTENCLR_DATARDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6133 #define TEMP_INTENCLR_DATARDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6134 #define TEMP_INTENCLR_DATARDY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6135
emilmont 80:8e73be2a2ac1 6136 /* Register: TEMP_POWER */
emilmont 80:8e73be2a2ac1 6137 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 6138
emilmont 80:8e73be2a2ac1 6139 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 6140 #define TEMP_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 6141 #define TEMP_POWER_POWER_Msk (0x1UL << TEMP_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 6142 #define TEMP_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 6143 #define TEMP_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 6144
emilmont 80:8e73be2a2ac1 6145
emilmont 80:8e73be2a2ac1 6146 /* Peripheral: TIMER */
emilmont 80:8e73be2a2ac1 6147 /* Description: Timer 0. */
emilmont 80:8e73be2a2ac1 6148
emilmont 80:8e73be2a2ac1 6149 /* Register: TIMER_SHORTS */
emilmont 80:8e73be2a2ac1 6150 /* Description: Shortcuts for Timer. */
emilmont 80:8e73be2a2ac1 6151
emilmont 80:8e73be2a2ac1 6152 /* Bit 11 : Shortcut between CC[3] event and the STOP task. */
emilmont 80:8e73be2a2ac1 6153 #define TIMER_SHORTS_COMPARE3_STOP_Pos (11UL) /*!< Position of COMPARE3_STOP field. */
emilmont 80:8e73be2a2ac1 6154 #define TIMER_SHORTS_COMPARE3_STOP_Msk (0x1UL << TIMER_SHORTS_COMPARE3_STOP_Pos) /*!< Bit mask of COMPARE3_STOP field. */
emilmont 80:8e73be2a2ac1 6155 #define TIMER_SHORTS_COMPARE3_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6156 #define TIMER_SHORTS_COMPARE3_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6157
emilmont 80:8e73be2a2ac1 6158 /* Bit 10 : Shortcut between CC[2] event and the STOP task. */
emilmont 80:8e73be2a2ac1 6159 #define TIMER_SHORTS_COMPARE2_STOP_Pos (10UL) /*!< Position of COMPARE2_STOP field. */
emilmont 80:8e73be2a2ac1 6160 #define TIMER_SHORTS_COMPARE2_STOP_Msk (0x1UL << TIMER_SHORTS_COMPARE2_STOP_Pos) /*!< Bit mask of COMPARE2_STOP field. */
emilmont 80:8e73be2a2ac1 6161 #define TIMER_SHORTS_COMPARE2_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6162 #define TIMER_SHORTS_COMPARE2_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6163
emilmont 80:8e73be2a2ac1 6164 /* Bit 9 : Shortcut between CC[1] event and the STOP task. */
emilmont 80:8e73be2a2ac1 6165 #define TIMER_SHORTS_COMPARE1_STOP_Pos (9UL) /*!< Position of COMPARE1_STOP field. */
emilmont 80:8e73be2a2ac1 6166 #define TIMER_SHORTS_COMPARE1_STOP_Msk (0x1UL << TIMER_SHORTS_COMPARE1_STOP_Pos) /*!< Bit mask of COMPARE1_STOP field. */
emilmont 80:8e73be2a2ac1 6167 #define TIMER_SHORTS_COMPARE1_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6168 #define TIMER_SHORTS_COMPARE1_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6169
emilmont 80:8e73be2a2ac1 6170 /* Bit 8 : Shortcut between CC[0] event and the STOP task. */
emilmont 80:8e73be2a2ac1 6171 #define TIMER_SHORTS_COMPARE0_STOP_Pos (8UL) /*!< Position of COMPARE0_STOP field. */
emilmont 80:8e73be2a2ac1 6172 #define TIMER_SHORTS_COMPARE0_STOP_Msk (0x1UL << TIMER_SHORTS_COMPARE0_STOP_Pos) /*!< Bit mask of COMPARE0_STOP field. */
emilmont 80:8e73be2a2ac1 6173 #define TIMER_SHORTS_COMPARE0_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6174 #define TIMER_SHORTS_COMPARE0_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6175
emilmont 80:8e73be2a2ac1 6176 /* Bit 3 : Shortcut between CC[3] event and the CLEAR task. */
emilmont 80:8e73be2a2ac1 6177 #define TIMER_SHORTS_COMPARE3_CLEAR_Pos (3UL) /*!< Position of COMPARE3_CLEAR field. */
emilmont 80:8e73be2a2ac1 6178 #define TIMER_SHORTS_COMPARE3_CLEAR_Msk (0x1UL << TIMER_SHORTS_COMPARE3_CLEAR_Pos) /*!< Bit mask of COMPARE3_CLEAR field. */
emilmont 80:8e73be2a2ac1 6179 #define TIMER_SHORTS_COMPARE3_CLEAR_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6180 #define TIMER_SHORTS_COMPARE3_CLEAR_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6181
emilmont 80:8e73be2a2ac1 6182 /* Bit 2 : Shortcut between CC[2] event and the CLEAR task. */
emilmont 80:8e73be2a2ac1 6183 #define TIMER_SHORTS_COMPARE2_CLEAR_Pos (2UL) /*!< Position of COMPARE2_CLEAR field. */
emilmont 80:8e73be2a2ac1 6184 #define TIMER_SHORTS_COMPARE2_CLEAR_Msk (0x1UL << TIMER_SHORTS_COMPARE2_CLEAR_Pos) /*!< Bit mask of COMPARE2_CLEAR field. */
emilmont 80:8e73be2a2ac1 6185 #define TIMER_SHORTS_COMPARE2_CLEAR_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6186 #define TIMER_SHORTS_COMPARE2_CLEAR_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6187
emilmont 80:8e73be2a2ac1 6188 /* Bit 1 : Shortcut between CC[1] event and the CLEAR task. */
emilmont 80:8e73be2a2ac1 6189 #define TIMER_SHORTS_COMPARE1_CLEAR_Pos (1UL) /*!< Position of COMPARE1_CLEAR field. */
emilmont 80:8e73be2a2ac1 6190 #define TIMER_SHORTS_COMPARE1_CLEAR_Msk (0x1UL << TIMER_SHORTS_COMPARE1_CLEAR_Pos) /*!< Bit mask of COMPARE1_CLEAR field. */
emilmont 80:8e73be2a2ac1 6191 #define TIMER_SHORTS_COMPARE1_CLEAR_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6192 #define TIMER_SHORTS_COMPARE1_CLEAR_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6193
emilmont 80:8e73be2a2ac1 6194 /* Bit 0 : Shortcut between CC[0] event and the CLEAR task. */
emilmont 80:8e73be2a2ac1 6195 #define TIMER_SHORTS_COMPARE0_CLEAR_Pos (0UL) /*!< Position of COMPARE0_CLEAR field. */
emilmont 80:8e73be2a2ac1 6196 #define TIMER_SHORTS_COMPARE0_CLEAR_Msk (0x1UL << TIMER_SHORTS_COMPARE0_CLEAR_Pos) /*!< Bit mask of COMPARE0_CLEAR field. */
emilmont 80:8e73be2a2ac1 6197 #define TIMER_SHORTS_COMPARE0_CLEAR_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6198 #define TIMER_SHORTS_COMPARE0_CLEAR_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6199
emilmont 80:8e73be2a2ac1 6200 /* Register: TIMER_INTENSET */
emilmont 80:8e73be2a2ac1 6201 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 6202
emilmont 80:8e73be2a2ac1 6203 /* Bit 19 : Enable interrupt on COMPARE[3] */
emilmont 80:8e73be2a2ac1 6204 #define TIMER_INTENSET_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 6205 #define TIMER_INTENSET_COMPARE3_Msk (0x1UL << TIMER_INTENSET_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 6206 #define TIMER_INTENSET_COMPARE3_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6207 #define TIMER_INTENSET_COMPARE3_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6208 #define TIMER_INTENSET_COMPARE3_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6209
emilmont 80:8e73be2a2ac1 6210 /* Bit 18 : Enable interrupt on COMPARE[2] */
emilmont 80:8e73be2a2ac1 6211 #define TIMER_INTENSET_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 6212 #define TIMER_INTENSET_COMPARE2_Msk (0x1UL << TIMER_INTENSET_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 6213 #define TIMER_INTENSET_COMPARE2_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6214 #define TIMER_INTENSET_COMPARE2_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6215 #define TIMER_INTENSET_COMPARE2_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6216
emilmont 80:8e73be2a2ac1 6217 /* Bit 17 : Enable interrupt on COMPARE[1] */
emilmont 80:8e73be2a2ac1 6218 #define TIMER_INTENSET_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 6219 #define TIMER_INTENSET_COMPARE1_Msk (0x1UL << TIMER_INTENSET_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 6220 #define TIMER_INTENSET_COMPARE1_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6221 #define TIMER_INTENSET_COMPARE1_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6222 #define TIMER_INTENSET_COMPARE1_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6223
emilmont 80:8e73be2a2ac1 6224 /* Bit 16 : Enable interrupt on COMPARE[0] */
emilmont 80:8e73be2a2ac1 6225 #define TIMER_INTENSET_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 6226 #define TIMER_INTENSET_COMPARE0_Msk (0x1UL << TIMER_INTENSET_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 6227 #define TIMER_INTENSET_COMPARE0_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6228 #define TIMER_INTENSET_COMPARE0_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6229 #define TIMER_INTENSET_COMPARE0_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6230
emilmont 80:8e73be2a2ac1 6231 /* Register: TIMER_INTENCLR */
emilmont 80:8e73be2a2ac1 6232 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 6233
emilmont 80:8e73be2a2ac1 6234 /* Bit 19 : Disable interrupt on COMPARE[3] */
emilmont 80:8e73be2a2ac1 6235 #define TIMER_INTENCLR_COMPARE3_Pos (19UL) /*!< Position of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 6236 #define TIMER_INTENCLR_COMPARE3_Msk (0x1UL << TIMER_INTENCLR_COMPARE3_Pos) /*!< Bit mask of COMPARE3 field. */
emilmont 80:8e73be2a2ac1 6237 #define TIMER_INTENCLR_COMPARE3_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6238 #define TIMER_INTENCLR_COMPARE3_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6239 #define TIMER_INTENCLR_COMPARE3_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6240
emilmont 80:8e73be2a2ac1 6241 /* Bit 18 : Disable interrupt on COMPARE[2] */
emilmont 80:8e73be2a2ac1 6242 #define TIMER_INTENCLR_COMPARE2_Pos (18UL) /*!< Position of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 6243 #define TIMER_INTENCLR_COMPARE2_Msk (0x1UL << TIMER_INTENCLR_COMPARE2_Pos) /*!< Bit mask of COMPARE2 field. */
emilmont 80:8e73be2a2ac1 6244 #define TIMER_INTENCLR_COMPARE2_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6245 #define TIMER_INTENCLR_COMPARE2_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6246 #define TIMER_INTENCLR_COMPARE2_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6247
emilmont 80:8e73be2a2ac1 6248 /* Bit 17 : Disable interrupt on COMPARE[1] */
emilmont 80:8e73be2a2ac1 6249 #define TIMER_INTENCLR_COMPARE1_Pos (17UL) /*!< Position of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 6250 #define TIMER_INTENCLR_COMPARE1_Msk (0x1UL << TIMER_INTENCLR_COMPARE1_Pos) /*!< Bit mask of COMPARE1 field. */
emilmont 80:8e73be2a2ac1 6251 #define TIMER_INTENCLR_COMPARE1_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6252 #define TIMER_INTENCLR_COMPARE1_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6253 #define TIMER_INTENCLR_COMPARE1_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6254
emilmont 80:8e73be2a2ac1 6255 /* Bit 16 : Disable interrupt on COMPARE[0] */
emilmont 80:8e73be2a2ac1 6256 #define TIMER_INTENCLR_COMPARE0_Pos (16UL) /*!< Position of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 6257 #define TIMER_INTENCLR_COMPARE0_Msk (0x1UL << TIMER_INTENCLR_COMPARE0_Pos) /*!< Bit mask of COMPARE0 field. */
emilmont 80:8e73be2a2ac1 6258 #define TIMER_INTENCLR_COMPARE0_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6259 #define TIMER_INTENCLR_COMPARE0_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6260 #define TIMER_INTENCLR_COMPARE0_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6261
emilmont 80:8e73be2a2ac1 6262 /* Register: TIMER_MODE */
emilmont 80:8e73be2a2ac1 6263 /* Description: Timer Mode selection. */
emilmont 80:8e73be2a2ac1 6264
emilmont 80:8e73be2a2ac1 6265 /* Bit 0 : Select Normal or Counter mode. */
emilmont 80:8e73be2a2ac1 6266 #define TIMER_MODE_MODE_Pos (0UL) /*!< Position of MODE field. */
emilmont 80:8e73be2a2ac1 6267 #define TIMER_MODE_MODE_Msk (0x1UL << TIMER_MODE_MODE_Pos) /*!< Bit mask of MODE field. */
emilmont 80:8e73be2a2ac1 6268 #define TIMER_MODE_MODE_Timer (0UL) /*!< Timer in Normal mode. */
emilmont 80:8e73be2a2ac1 6269 #define TIMER_MODE_MODE_Counter (1UL) /*!< Timer in Counter mode. */
emilmont 80:8e73be2a2ac1 6270
emilmont 80:8e73be2a2ac1 6271 /* Register: TIMER_BITMODE */
emilmont 80:8e73be2a2ac1 6272 /* Description: Sets timer behaviour. */
emilmont 80:8e73be2a2ac1 6273
emilmont 80:8e73be2a2ac1 6274 /* Bits 1..0 : Sets timer behaviour ro be like the implementation of a timer with width as indicated. */
emilmont 80:8e73be2a2ac1 6275 #define TIMER_BITMODE_BITMODE_Pos (0UL) /*!< Position of BITMODE field. */
emilmont 80:8e73be2a2ac1 6276 #define TIMER_BITMODE_BITMODE_Msk (0x3UL << TIMER_BITMODE_BITMODE_Pos) /*!< Bit mask of BITMODE field. */
emilmont 80:8e73be2a2ac1 6277 #define TIMER_BITMODE_BITMODE_16Bit (0x00UL) /*!< 16-bit timer behaviour. */
emilmont 80:8e73be2a2ac1 6278 #define TIMER_BITMODE_BITMODE_08Bit (0x01UL) /*!< 8-bit timer behaviour. */
emilmont 80:8e73be2a2ac1 6279 #define TIMER_BITMODE_BITMODE_24Bit (0x02UL) /*!< 24-bit timer behaviour. */
emilmont 80:8e73be2a2ac1 6280 #define TIMER_BITMODE_BITMODE_32Bit (0x03UL) /*!< 32-bit timer behaviour. */
emilmont 80:8e73be2a2ac1 6281
emilmont 80:8e73be2a2ac1 6282 /* Register: TIMER_PRESCALER */
emilmont 80:8e73be2a2ac1 6283 /* Description: 4-bit prescaler to source clock frequency (max value 9). Source clock frequency is divided by 2^SCALE. */
emilmont 80:8e73be2a2ac1 6284
emilmont 80:8e73be2a2ac1 6285 /* Bits 3..0 : Timer PRESCALER value. Max value is 9. */
emilmont 80:8e73be2a2ac1 6286 #define TIMER_PRESCALER_PRESCALER_Pos (0UL) /*!< Position of PRESCALER field. */
emilmont 80:8e73be2a2ac1 6287 #define TIMER_PRESCALER_PRESCALER_Msk (0xFUL << TIMER_PRESCALER_PRESCALER_Pos) /*!< Bit mask of PRESCALER field. */
emilmont 80:8e73be2a2ac1 6288
emilmont 80:8e73be2a2ac1 6289 /* Register: TIMER_POWER */
emilmont 80:8e73be2a2ac1 6290 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 6291
emilmont 80:8e73be2a2ac1 6292 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 6293 #define TIMER_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 6294 #define TIMER_POWER_POWER_Msk (0x1UL << TIMER_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 6295 #define TIMER_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 6296 #define TIMER_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 6297
emilmont 80:8e73be2a2ac1 6298
emilmont 80:8e73be2a2ac1 6299 /* Peripheral: TWI */
emilmont 80:8e73be2a2ac1 6300 /* Description: Two-wire interface master 0. */
emilmont 80:8e73be2a2ac1 6301
emilmont 80:8e73be2a2ac1 6302 /* Register: TWI_SHORTS */
emilmont 80:8e73be2a2ac1 6303 /* Description: Shortcuts for TWI. */
emilmont 80:8e73be2a2ac1 6304
emilmont 80:8e73be2a2ac1 6305 /* Bit 1 : Shortcut between BB event and the STOP task. */
emilmont 80:8e73be2a2ac1 6306 #define TWI_SHORTS_BB_STOP_Pos (1UL) /*!< Position of BB_STOP field. */
emilmont 80:8e73be2a2ac1 6307 #define TWI_SHORTS_BB_STOP_Msk (0x1UL << TWI_SHORTS_BB_STOP_Pos) /*!< Bit mask of BB_STOP field. */
emilmont 80:8e73be2a2ac1 6308 #define TWI_SHORTS_BB_STOP_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6309 #define TWI_SHORTS_BB_STOP_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6310
emilmont 80:8e73be2a2ac1 6311 /* Bit 0 : Shortcut between BB event and the SUSPEND task. */
emilmont 80:8e73be2a2ac1 6312 #define TWI_SHORTS_BB_SUSPEND_Pos (0UL) /*!< Position of BB_SUSPEND field. */
emilmont 80:8e73be2a2ac1 6313 #define TWI_SHORTS_BB_SUSPEND_Msk (0x1UL << TWI_SHORTS_BB_SUSPEND_Pos) /*!< Bit mask of BB_SUSPEND field. */
emilmont 80:8e73be2a2ac1 6314 #define TWI_SHORTS_BB_SUSPEND_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6315 #define TWI_SHORTS_BB_SUSPEND_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6316
emilmont 80:8e73be2a2ac1 6317 /* Register: TWI_INTENSET */
emilmont 80:8e73be2a2ac1 6318 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 6319
Kojto 97:433970e64889 6320 /* Bit 18 : Enable interrupt on SUSPENDED event. */
Kojto 97:433970e64889 6321 #define TWI_INTENSET_SUSPENDED_Pos (18UL) /*!< Position of SUSPENDED field. */
Kojto 97:433970e64889 6322 #define TWI_INTENSET_SUSPENDED_Msk (0x1UL << TWI_INTENSET_SUSPENDED_Pos) /*!< Bit mask of SUSPENDED field. */
Kojto 97:433970e64889 6323 #define TWI_INTENSET_SUSPENDED_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 6324 #define TWI_INTENSET_SUSPENDED_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 6325 #define TWI_INTENSET_SUSPENDED_Set (1UL) /*!< Enable interrupt on write. */
Kojto 97:433970e64889 6326
emilmont 80:8e73be2a2ac1 6327 /* Bit 14 : Enable interrupt on BB event. */
emilmont 80:8e73be2a2ac1 6328 #define TWI_INTENSET_BB_Pos (14UL) /*!< Position of BB field. */
emilmont 80:8e73be2a2ac1 6329 #define TWI_INTENSET_BB_Msk (0x1UL << TWI_INTENSET_BB_Pos) /*!< Bit mask of BB field. */
emilmont 80:8e73be2a2ac1 6330 #define TWI_INTENSET_BB_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6331 #define TWI_INTENSET_BB_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6332 #define TWI_INTENSET_BB_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6333
emilmont 80:8e73be2a2ac1 6334 /* Bit 9 : Enable interrupt on ERROR event. */
emilmont 80:8e73be2a2ac1 6335 #define TWI_INTENSET_ERROR_Pos (9UL) /*!< Position of ERROR field. */
emilmont 80:8e73be2a2ac1 6336 #define TWI_INTENSET_ERROR_Msk (0x1UL << TWI_INTENSET_ERROR_Pos) /*!< Bit mask of ERROR field. */
emilmont 80:8e73be2a2ac1 6337 #define TWI_INTENSET_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6338 #define TWI_INTENSET_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6339 #define TWI_INTENSET_ERROR_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6340
emilmont 80:8e73be2a2ac1 6341 /* Bit 7 : Enable interrupt on TXDSENT event. */
emilmont 80:8e73be2a2ac1 6342 #define TWI_INTENSET_TXDSENT_Pos (7UL) /*!< Position of TXDSENT field. */
emilmont 80:8e73be2a2ac1 6343 #define TWI_INTENSET_TXDSENT_Msk (0x1UL << TWI_INTENSET_TXDSENT_Pos) /*!< Bit mask of TXDSENT field. */
emilmont 80:8e73be2a2ac1 6344 #define TWI_INTENSET_TXDSENT_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6345 #define TWI_INTENSET_TXDSENT_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6346 #define TWI_INTENSET_TXDSENT_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6347
emilmont 80:8e73be2a2ac1 6348 /* Bit 2 : Enable interrupt on READY event. */
emilmont 80:8e73be2a2ac1 6349 #define TWI_INTENSET_RXDREADY_Pos (2UL) /*!< Position of RXDREADY field. */
emilmont 80:8e73be2a2ac1 6350 #define TWI_INTENSET_RXDREADY_Msk (0x1UL << TWI_INTENSET_RXDREADY_Pos) /*!< Bit mask of RXDREADY field. */
emilmont 80:8e73be2a2ac1 6351 #define TWI_INTENSET_RXDREADY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6352 #define TWI_INTENSET_RXDREADY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6353 #define TWI_INTENSET_RXDREADY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6354
emilmont 80:8e73be2a2ac1 6355 /* Bit 1 : Enable interrupt on STOPPED event. */
emilmont 80:8e73be2a2ac1 6356 #define TWI_INTENSET_STOPPED_Pos (1UL) /*!< Position of STOPPED field. */
emilmont 80:8e73be2a2ac1 6357 #define TWI_INTENSET_STOPPED_Msk (0x1UL << TWI_INTENSET_STOPPED_Pos) /*!< Bit mask of STOPPED field. */
emilmont 80:8e73be2a2ac1 6358 #define TWI_INTENSET_STOPPED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6359 #define TWI_INTENSET_STOPPED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6360 #define TWI_INTENSET_STOPPED_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6361
emilmont 80:8e73be2a2ac1 6362 /* Register: TWI_INTENCLR */
emilmont 80:8e73be2a2ac1 6363 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 6364
Kojto 97:433970e64889 6365 /* Bit 18 : Disable interrupt on SUSPENDED event. */
Kojto 97:433970e64889 6366 #define TWI_INTENCLR_SUSPENDED_Pos (18UL) /*!< Position of SUSPENDED field. */
Kojto 97:433970e64889 6367 #define TWI_INTENCLR_SUSPENDED_Msk (0x1UL << TWI_INTENCLR_SUSPENDED_Pos) /*!< Bit mask of SUSPENDED field. */
Kojto 97:433970e64889 6368 #define TWI_INTENCLR_SUSPENDED_Disabled (0UL) /*!< Interrupt disabled. */
Kojto 97:433970e64889 6369 #define TWI_INTENCLR_SUSPENDED_Enabled (1UL) /*!< Interrupt enabled. */
Kojto 97:433970e64889 6370 #define TWI_INTENCLR_SUSPENDED_Clear (1UL) /*!< Disable interrupt on write. */
Kojto 97:433970e64889 6371
emilmont 80:8e73be2a2ac1 6372 /* Bit 14 : Disable interrupt on BB event. */
emilmont 80:8e73be2a2ac1 6373 #define TWI_INTENCLR_BB_Pos (14UL) /*!< Position of BB field. */
emilmont 80:8e73be2a2ac1 6374 #define TWI_INTENCLR_BB_Msk (0x1UL << TWI_INTENCLR_BB_Pos) /*!< Bit mask of BB field. */
emilmont 80:8e73be2a2ac1 6375 #define TWI_INTENCLR_BB_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6376 #define TWI_INTENCLR_BB_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6377 #define TWI_INTENCLR_BB_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6378
emilmont 80:8e73be2a2ac1 6379 /* Bit 9 : Disable interrupt on ERROR event. */
emilmont 80:8e73be2a2ac1 6380 #define TWI_INTENCLR_ERROR_Pos (9UL) /*!< Position of ERROR field. */
emilmont 80:8e73be2a2ac1 6381 #define TWI_INTENCLR_ERROR_Msk (0x1UL << TWI_INTENCLR_ERROR_Pos) /*!< Bit mask of ERROR field. */
emilmont 80:8e73be2a2ac1 6382 #define TWI_INTENCLR_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6383 #define TWI_INTENCLR_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6384 #define TWI_INTENCLR_ERROR_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6385
emilmont 80:8e73be2a2ac1 6386 /* Bit 7 : Disable interrupt on TXDSENT event. */
emilmont 80:8e73be2a2ac1 6387 #define TWI_INTENCLR_TXDSENT_Pos (7UL) /*!< Position of TXDSENT field. */
emilmont 80:8e73be2a2ac1 6388 #define TWI_INTENCLR_TXDSENT_Msk (0x1UL << TWI_INTENCLR_TXDSENT_Pos) /*!< Bit mask of TXDSENT field. */
emilmont 80:8e73be2a2ac1 6389 #define TWI_INTENCLR_TXDSENT_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6390 #define TWI_INTENCLR_TXDSENT_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6391 #define TWI_INTENCLR_TXDSENT_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6392
emilmont 80:8e73be2a2ac1 6393 /* Bit 2 : Disable interrupt on RXDREADY event. */
emilmont 80:8e73be2a2ac1 6394 #define TWI_INTENCLR_RXDREADY_Pos (2UL) /*!< Position of RXDREADY field. */
emilmont 80:8e73be2a2ac1 6395 #define TWI_INTENCLR_RXDREADY_Msk (0x1UL << TWI_INTENCLR_RXDREADY_Pos) /*!< Bit mask of RXDREADY field. */
emilmont 80:8e73be2a2ac1 6396 #define TWI_INTENCLR_RXDREADY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6397 #define TWI_INTENCLR_RXDREADY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6398 #define TWI_INTENCLR_RXDREADY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6399
emilmont 80:8e73be2a2ac1 6400 /* Bit 1 : Disable interrupt on STOPPED event. */
emilmont 80:8e73be2a2ac1 6401 #define TWI_INTENCLR_STOPPED_Pos (1UL) /*!< Position of STOPPED field. */
emilmont 80:8e73be2a2ac1 6402 #define TWI_INTENCLR_STOPPED_Msk (0x1UL << TWI_INTENCLR_STOPPED_Pos) /*!< Bit mask of STOPPED field. */
emilmont 80:8e73be2a2ac1 6403 #define TWI_INTENCLR_STOPPED_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6404 #define TWI_INTENCLR_STOPPED_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6405 #define TWI_INTENCLR_STOPPED_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6406
emilmont 80:8e73be2a2ac1 6407 /* Register: TWI_ERRORSRC */
emilmont 80:8e73be2a2ac1 6408 /* Description: Two-wire error source. Write error field to 1 to clear error. */
emilmont 80:8e73be2a2ac1 6409
emilmont 80:8e73be2a2ac1 6410 /* Bit 2 : NACK received after sending a data byte. */
emilmont 80:8e73be2a2ac1 6411 #define TWI_ERRORSRC_DNACK_Pos (2UL) /*!< Position of DNACK field. */
emilmont 80:8e73be2a2ac1 6412 #define TWI_ERRORSRC_DNACK_Msk (0x1UL << TWI_ERRORSRC_DNACK_Pos) /*!< Bit mask of DNACK field. */
emilmont 80:8e73be2a2ac1 6413 #define TWI_ERRORSRC_DNACK_NotPresent (0UL) /*!< Error not present. */
emilmont 80:8e73be2a2ac1 6414 #define TWI_ERRORSRC_DNACK_Present (1UL) /*!< Error present. */
emilmont 80:8e73be2a2ac1 6415 #define TWI_ERRORSRC_DNACK_Clear (1UL) /*!< Clear error on write. */
emilmont 80:8e73be2a2ac1 6416
emilmont 80:8e73be2a2ac1 6417 /* Bit 1 : NACK received after sending the address. */
emilmont 80:8e73be2a2ac1 6418 #define TWI_ERRORSRC_ANACK_Pos (1UL) /*!< Position of ANACK field. */
emilmont 80:8e73be2a2ac1 6419 #define TWI_ERRORSRC_ANACK_Msk (0x1UL << TWI_ERRORSRC_ANACK_Pos) /*!< Bit mask of ANACK field. */
emilmont 80:8e73be2a2ac1 6420 #define TWI_ERRORSRC_ANACK_NotPresent (0UL) /*!< Error not present. */
emilmont 80:8e73be2a2ac1 6421 #define TWI_ERRORSRC_ANACK_Present (1UL) /*!< Error present. */
emilmont 80:8e73be2a2ac1 6422 #define TWI_ERRORSRC_ANACK_Clear (1UL) /*!< Clear error on write. */
emilmont 80:8e73be2a2ac1 6423
Kojto 122:f9eeca106725 6424 /* Bit 0 : Byte received in RXD register before read of the last received byte (data loss). */
Kojto 122:f9eeca106725 6425 #define TWI_ERRORSRC_OVERRUN_Pos (0UL) /*!< Position of OVERRUN field. */
Kojto 122:f9eeca106725 6426 #define TWI_ERRORSRC_OVERRUN_Msk (0x1UL << TWI_ERRORSRC_OVERRUN_Pos) /*!< Bit mask of OVERRUN field. */
Kojto 122:f9eeca106725 6427 #define TWI_ERRORSRC_OVERRUN_NotPresent (0UL) /*!< Error not present. */
Kojto 122:f9eeca106725 6428 #define TWI_ERRORSRC_OVERRUN_Present (1UL) /*!< Error present. */
Kojto 122:f9eeca106725 6429 #define TWI_ERRORSRC_OVERRUN_Clear (1UL) /*!< Clear error on write. */
Kojto 122:f9eeca106725 6430
emilmont 80:8e73be2a2ac1 6431 /* Register: TWI_ENABLE */
emilmont 80:8e73be2a2ac1 6432 /* Description: Enable two-wire master. */
emilmont 80:8e73be2a2ac1 6433
emilmont 80:8e73be2a2ac1 6434 /* Bits 2..0 : Enable or disable W2M */
emilmont 80:8e73be2a2ac1 6435 #define TWI_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 6436 #define TWI_ENABLE_ENABLE_Msk (0x7UL << TWI_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 6437 #define TWI_ENABLE_ENABLE_Disabled (0x00UL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 6438 #define TWI_ENABLE_ENABLE_Enabled (0x05UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 6439
emilmont 80:8e73be2a2ac1 6440 /* Register: TWI_RXD */
emilmont 80:8e73be2a2ac1 6441 /* Description: RX data register. */
emilmont 80:8e73be2a2ac1 6442
emilmont 80:8e73be2a2ac1 6443 /* Bits 7..0 : RX data from last transfer. */
emilmont 80:8e73be2a2ac1 6444 #define TWI_RXD_RXD_Pos (0UL) /*!< Position of RXD field. */
emilmont 80:8e73be2a2ac1 6445 #define TWI_RXD_RXD_Msk (0xFFUL << TWI_RXD_RXD_Pos) /*!< Bit mask of RXD field. */
emilmont 80:8e73be2a2ac1 6446
emilmont 80:8e73be2a2ac1 6447 /* Register: TWI_TXD */
emilmont 80:8e73be2a2ac1 6448 /* Description: TX data register. */
emilmont 80:8e73be2a2ac1 6449
emilmont 80:8e73be2a2ac1 6450 /* Bits 7..0 : TX data for next transfer. */
emilmont 80:8e73be2a2ac1 6451 #define TWI_TXD_TXD_Pos (0UL) /*!< Position of TXD field. */
emilmont 80:8e73be2a2ac1 6452 #define TWI_TXD_TXD_Msk (0xFFUL << TWI_TXD_TXD_Pos) /*!< Bit mask of TXD field. */
emilmont 80:8e73be2a2ac1 6453
emilmont 80:8e73be2a2ac1 6454 /* Register: TWI_FREQUENCY */
emilmont 80:8e73be2a2ac1 6455 /* Description: Two-wire frequency. */
emilmont 80:8e73be2a2ac1 6456
emilmont 80:8e73be2a2ac1 6457 /* Bits 31..0 : Two-wire master clock frequency. */
emilmont 80:8e73be2a2ac1 6458 #define TWI_FREQUENCY_FREQUENCY_Pos (0UL) /*!< Position of FREQUENCY field. */
emilmont 80:8e73be2a2ac1 6459 #define TWI_FREQUENCY_FREQUENCY_Msk (0xFFFFFFFFUL << TWI_FREQUENCY_FREQUENCY_Pos) /*!< Bit mask of FREQUENCY field. */
emilmont 80:8e73be2a2ac1 6460 #define TWI_FREQUENCY_FREQUENCY_K100 (0x01980000UL) /*!< 100 kbps. */
emilmont 80:8e73be2a2ac1 6461 #define TWI_FREQUENCY_FREQUENCY_K250 (0x04000000UL) /*!< 250 kbps. */
emilmont 80:8e73be2a2ac1 6462 #define TWI_FREQUENCY_FREQUENCY_K400 (0x06680000UL) /*!< 400 kbps. */
emilmont 80:8e73be2a2ac1 6463
emilmont 80:8e73be2a2ac1 6464 /* Register: TWI_ADDRESS */
emilmont 80:8e73be2a2ac1 6465 /* Description: Address used in the two-wire transfer. */
emilmont 80:8e73be2a2ac1 6466
emilmont 80:8e73be2a2ac1 6467 /* Bits 6..0 : Two-wire address. */
emilmont 80:8e73be2a2ac1 6468 #define TWI_ADDRESS_ADDRESS_Pos (0UL) /*!< Position of ADDRESS field. */
emilmont 80:8e73be2a2ac1 6469 #define TWI_ADDRESS_ADDRESS_Msk (0x7FUL << TWI_ADDRESS_ADDRESS_Pos) /*!< Bit mask of ADDRESS field. */
emilmont 80:8e73be2a2ac1 6470
emilmont 80:8e73be2a2ac1 6471 /* Register: TWI_POWER */
emilmont 80:8e73be2a2ac1 6472 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 6473
emilmont 80:8e73be2a2ac1 6474 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 6475 #define TWI_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 6476 #define TWI_POWER_POWER_Msk (0x1UL << TWI_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 6477 #define TWI_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 6478 #define TWI_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 6479
emilmont 80:8e73be2a2ac1 6480
emilmont 80:8e73be2a2ac1 6481 /* Peripheral: UART */
emilmont 80:8e73be2a2ac1 6482 /* Description: Universal Asynchronous Receiver/Transmitter. */
emilmont 80:8e73be2a2ac1 6483
emilmont 80:8e73be2a2ac1 6484 /* Register: UART_SHORTS */
Kojto 97:433970e64889 6485 /* Description: Shortcuts for UART. */
emilmont 80:8e73be2a2ac1 6486
Kojto 122:f9eeca106725 6487 /* Bit 4 : Shortcut between NCTS event and STOPRX task. */
emilmont 80:8e73be2a2ac1 6488 #define UART_SHORTS_NCTS_STOPRX_Pos (4UL) /*!< Position of NCTS_STOPRX field. */
emilmont 80:8e73be2a2ac1 6489 #define UART_SHORTS_NCTS_STOPRX_Msk (0x1UL << UART_SHORTS_NCTS_STOPRX_Pos) /*!< Bit mask of NCTS_STOPRX field. */
emilmont 80:8e73be2a2ac1 6490 #define UART_SHORTS_NCTS_STOPRX_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6491 #define UART_SHORTS_NCTS_STOPRX_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6492
Kojto 122:f9eeca106725 6493 /* Bit 3 : Shortcut between CTS event and STARTRX task. */
emilmont 80:8e73be2a2ac1 6494 #define UART_SHORTS_CTS_STARTRX_Pos (3UL) /*!< Position of CTS_STARTRX field. */
emilmont 80:8e73be2a2ac1 6495 #define UART_SHORTS_CTS_STARTRX_Msk (0x1UL << UART_SHORTS_CTS_STARTRX_Pos) /*!< Bit mask of CTS_STARTRX field. */
emilmont 80:8e73be2a2ac1 6496 #define UART_SHORTS_CTS_STARTRX_Disabled (0UL) /*!< Shortcut disabled. */
emilmont 80:8e73be2a2ac1 6497 #define UART_SHORTS_CTS_STARTRX_Enabled (1UL) /*!< Shortcut enabled. */
emilmont 80:8e73be2a2ac1 6498
emilmont 80:8e73be2a2ac1 6499 /* Register: UART_INTENSET */
emilmont 80:8e73be2a2ac1 6500 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 6501
emilmont 80:8e73be2a2ac1 6502 /* Bit 17 : Enable interrupt on RXTO event. */
emilmont 80:8e73be2a2ac1 6503 #define UART_INTENSET_RXTO_Pos (17UL) /*!< Position of RXTO field. */
emilmont 80:8e73be2a2ac1 6504 #define UART_INTENSET_RXTO_Msk (0x1UL << UART_INTENSET_RXTO_Pos) /*!< Bit mask of RXTO field. */
emilmont 80:8e73be2a2ac1 6505 #define UART_INTENSET_RXTO_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6506 #define UART_INTENSET_RXTO_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6507 #define UART_INTENSET_RXTO_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6508
emilmont 80:8e73be2a2ac1 6509 /* Bit 9 : Enable interrupt on ERROR event. */
emilmont 80:8e73be2a2ac1 6510 #define UART_INTENSET_ERROR_Pos (9UL) /*!< Position of ERROR field. */
emilmont 80:8e73be2a2ac1 6511 #define UART_INTENSET_ERROR_Msk (0x1UL << UART_INTENSET_ERROR_Pos) /*!< Bit mask of ERROR field. */
emilmont 80:8e73be2a2ac1 6512 #define UART_INTENSET_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6513 #define UART_INTENSET_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6514 #define UART_INTENSET_ERROR_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6515
emilmont 80:8e73be2a2ac1 6516 /* Bit 7 : Enable interrupt on TXRDY event. */
emilmont 80:8e73be2a2ac1 6517 #define UART_INTENSET_TXDRDY_Pos (7UL) /*!< Position of TXDRDY field. */
emilmont 80:8e73be2a2ac1 6518 #define UART_INTENSET_TXDRDY_Msk (0x1UL << UART_INTENSET_TXDRDY_Pos) /*!< Bit mask of TXDRDY field. */
emilmont 80:8e73be2a2ac1 6519 #define UART_INTENSET_TXDRDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6520 #define UART_INTENSET_TXDRDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6521 #define UART_INTENSET_TXDRDY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6522
emilmont 80:8e73be2a2ac1 6523 /* Bit 2 : Enable interrupt on RXRDY event. */
emilmont 80:8e73be2a2ac1 6524 #define UART_INTENSET_RXDRDY_Pos (2UL) /*!< Position of RXDRDY field. */
emilmont 80:8e73be2a2ac1 6525 #define UART_INTENSET_RXDRDY_Msk (0x1UL << UART_INTENSET_RXDRDY_Pos) /*!< Bit mask of RXDRDY field. */
emilmont 80:8e73be2a2ac1 6526 #define UART_INTENSET_RXDRDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6527 #define UART_INTENSET_RXDRDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6528 #define UART_INTENSET_RXDRDY_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6529
emilmont 80:8e73be2a2ac1 6530 /* Bit 1 : Enable interrupt on NCTS event. */
emilmont 80:8e73be2a2ac1 6531 #define UART_INTENSET_NCTS_Pos (1UL) /*!< Position of NCTS field. */
emilmont 80:8e73be2a2ac1 6532 #define UART_INTENSET_NCTS_Msk (0x1UL << UART_INTENSET_NCTS_Pos) /*!< Bit mask of NCTS field. */
emilmont 80:8e73be2a2ac1 6533 #define UART_INTENSET_NCTS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6534 #define UART_INTENSET_NCTS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6535 #define UART_INTENSET_NCTS_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6536
emilmont 80:8e73be2a2ac1 6537 /* Bit 0 : Enable interrupt on CTS event. */
emilmont 80:8e73be2a2ac1 6538 #define UART_INTENSET_CTS_Pos (0UL) /*!< Position of CTS field. */
emilmont 80:8e73be2a2ac1 6539 #define UART_INTENSET_CTS_Msk (0x1UL << UART_INTENSET_CTS_Pos) /*!< Bit mask of CTS field. */
emilmont 80:8e73be2a2ac1 6540 #define UART_INTENSET_CTS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6541 #define UART_INTENSET_CTS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6542 #define UART_INTENSET_CTS_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6543
emilmont 80:8e73be2a2ac1 6544 /* Register: UART_INTENCLR */
emilmont 80:8e73be2a2ac1 6545 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 6546
emilmont 80:8e73be2a2ac1 6547 /* Bit 17 : Disable interrupt on RXTO event. */
emilmont 80:8e73be2a2ac1 6548 #define UART_INTENCLR_RXTO_Pos (17UL) /*!< Position of RXTO field. */
emilmont 80:8e73be2a2ac1 6549 #define UART_INTENCLR_RXTO_Msk (0x1UL << UART_INTENCLR_RXTO_Pos) /*!< Bit mask of RXTO field. */
emilmont 80:8e73be2a2ac1 6550 #define UART_INTENCLR_RXTO_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6551 #define UART_INTENCLR_RXTO_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6552 #define UART_INTENCLR_RXTO_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6553
emilmont 80:8e73be2a2ac1 6554 /* Bit 9 : Disable interrupt on ERROR event. */
emilmont 80:8e73be2a2ac1 6555 #define UART_INTENCLR_ERROR_Pos (9UL) /*!< Position of ERROR field. */
emilmont 80:8e73be2a2ac1 6556 #define UART_INTENCLR_ERROR_Msk (0x1UL << UART_INTENCLR_ERROR_Pos) /*!< Bit mask of ERROR field. */
emilmont 80:8e73be2a2ac1 6557 #define UART_INTENCLR_ERROR_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6558 #define UART_INTENCLR_ERROR_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6559 #define UART_INTENCLR_ERROR_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6560
emilmont 80:8e73be2a2ac1 6561 /* Bit 7 : Disable interrupt on TXRDY event. */
emilmont 80:8e73be2a2ac1 6562 #define UART_INTENCLR_TXDRDY_Pos (7UL) /*!< Position of TXDRDY field. */
emilmont 80:8e73be2a2ac1 6563 #define UART_INTENCLR_TXDRDY_Msk (0x1UL << UART_INTENCLR_TXDRDY_Pos) /*!< Bit mask of TXDRDY field. */
emilmont 80:8e73be2a2ac1 6564 #define UART_INTENCLR_TXDRDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6565 #define UART_INTENCLR_TXDRDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6566 #define UART_INTENCLR_TXDRDY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6567
emilmont 80:8e73be2a2ac1 6568 /* Bit 2 : Disable interrupt on RXRDY event. */
emilmont 80:8e73be2a2ac1 6569 #define UART_INTENCLR_RXDRDY_Pos (2UL) /*!< Position of RXDRDY field. */
emilmont 80:8e73be2a2ac1 6570 #define UART_INTENCLR_RXDRDY_Msk (0x1UL << UART_INTENCLR_RXDRDY_Pos) /*!< Bit mask of RXDRDY field. */
emilmont 80:8e73be2a2ac1 6571 #define UART_INTENCLR_RXDRDY_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6572 #define UART_INTENCLR_RXDRDY_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6573 #define UART_INTENCLR_RXDRDY_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6574
emilmont 80:8e73be2a2ac1 6575 /* Bit 1 : Disable interrupt on NCTS event. */
emilmont 80:8e73be2a2ac1 6576 #define UART_INTENCLR_NCTS_Pos (1UL) /*!< Position of NCTS field. */
emilmont 80:8e73be2a2ac1 6577 #define UART_INTENCLR_NCTS_Msk (0x1UL << UART_INTENCLR_NCTS_Pos) /*!< Bit mask of NCTS field. */
emilmont 80:8e73be2a2ac1 6578 #define UART_INTENCLR_NCTS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6579 #define UART_INTENCLR_NCTS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6580 #define UART_INTENCLR_NCTS_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6581
emilmont 80:8e73be2a2ac1 6582 /* Bit 0 : Disable interrupt on CTS event. */
emilmont 80:8e73be2a2ac1 6583 #define UART_INTENCLR_CTS_Pos (0UL) /*!< Position of CTS field. */
emilmont 80:8e73be2a2ac1 6584 #define UART_INTENCLR_CTS_Msk (0x1UL << UART_INTENCLR_CTS_Pos) /*!< Bit mask of CTS field. */
emilmont 80:8e73be2a2ac1 6585 #define UART_INTENCLR_CTS_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6586 #define UART_INTENCLR_CTS_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6587 #define UART_INTENCLR_CTS_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6588
emilmont 80:8e73be2a2ac1 6589 /* Register: UART_ERRORSRC */
emilmont 80:8e73be2a2ac1 6590 /* Description: Error source. Write error field to 1 to clear error. */
emilmont 80:8e73be2a2ac1 6591
emilmont 80:8e73be2a2ac1 6592 /* Bit 3 : The serial data input is '0' for longer than the length of a data frame. */
emilmont 80:8e73be2a2ac1 6593 #define UART_ERRORSRC_BREAK_Pos (3UL) /*!< Position of BREAK field. */
emilmont 80:8e73be2a2ac1 6594 #define UART_ERRORSRC_BREAK_Msk (0x1UL << UART_ERRORSRC_BREAK_Pos) /*!< Bit mask of BREAK field. */
emilmont 80:8e73be2a2ac1 6595 #define UART_ERRORSRC_BREAK_NotPresent (0UL) /*!< Error not present. */
emilmont 80:8e73be2a2ac1 6596 #define UART_ERRORSRC_BREAK_Present (1UL) /*!< Error present. */
emilmont 80:8e73be2a2ac1 6597 #define UART_ERRORSRC_BREAK_Clear (1UL) /*!< Clear error on write. */
emilmont 80:8e73be2a2ac1 6598
emilmont 80:8e73be2a2ac1 6599 /* Bit 2 : A valid stop bit is not detected on the serial data input after all bits in a character have been received. */
emilmont 80:8e73be2a2ac1 6600 #define UART_ERRORSRC_FRAMING_Pos (2UL) /*!< Position of FRAMING field. */
emilmont 80:8e73be2a2ac1 6601 #define UART_ERRORSRC_FRAMING_Msk (0x1UL << UART_ERRORSRC_FRAMING_Pos) /*!< Bit mask of FRAMING field. */
emilmont 80:8e73be2a2ac1 6602 #define UART_ERRORSRC_FRAMING_NotPresent (0UL) /*!< Error not present. */
emilmont 80:8e73be2a2ac1 6603 #define UART_ERRORSRC_FRAMING_Present (1UL) /*!< Error present. */
emilmont 80:8e73be2a2ac1 6604 #define UART_ERRORSRC_FRAMING_Clear (1UL) /*!< Clear error on write. */
emilmont 80:8e73be2a2ac1 6605
emilmont 80:8e73be2a2ac1 6606 /* Bit 1 : A character with bad parity is received. Only checked if HW parity control is enabled. */
emilmont 80:8e73be2a2ac1 6607 #define UART_ERRORSRC_PARITY_Pos (1UL) /*!< Position of PARITY field. */
emilmont 80:8e73be2a2ac1 6608 #define UART_ERRORSRC_PARITY_Msk (0x1UL << UART_ERRORSRC_PARITY_Pos) /*!< Bit mask of PARITY field. */
emilmont 80:8e73be2a2ac1 6609 #define UART_ERRORSRC_PARITY_NotPresent (0UL) /*!< Error not present. */
emilmont 80:8e73be2a2ac1 6610 #define UART_ERRORSRC_PARITY_Present (1UL) /*!< Error present. */
emilmont 80:8e73be2a2ac1 6611 #define UART_ERRORSRC_PARITY_Clear (1UL) /*!< Clear error on write. */
emilmont 80:8e73be2a2ac1 6612
emilmont 80:8e73be2a2ac1 6613 /* Bit 0 : A start bit is received while the previous data still lies in RXD. (Data loss). */
emilmont 80:8e73be2a2ac1 6614 #define UART_ERRORSRC_OVERRUN_Pos (0UL) /*!< Position of OVERRUN field. */
emilmont 80:8e73be2a2ac1 6615 #define UART_ERRORSRC_OVERRUN_Msk (0x1UL << UART_ERRORSRC_OVERRUN_Pos) /*!< Bit mask of OVERRUN field. */
emilmont 80:8e73be2a2ac1 6616 #define UART_ERRORSRC_OVERRUN_NotPresent (0UL) /*!< Error not present. */
emilmont 80:8e73be2a2ac1 6617 #define UART_ERRORSRC_OVERRUN_Present (1UL) /*!< Error present. */
emilmont 80:8e73be2a2ac1 6618 #define UART_ERRORSRC_OVERRUN_Clear (1UL) /*!< Clear error on write. */
emilmont 80:8e73be2a2ac1 6619
emilmont 80:8e73be2a2ac1 6620 /* Register: UART_ENABLE */
emilmont 80:8e73be2a2ac1 6621 /* Description: Enable UART and acquire IOs. */
emilmont 80:8e73be2a2ac1 6622
emilmont 80:8e73be2a2ac1 6623 /* Bits 2..0 : Enable or disable UART and acquire IOs. */
emilmont 80:8e73be2a2ac1 6624 #define UART_ENABLE_ENABLE_Pos (0UL) /*!< Position of ENABLE field. */
emilmont 80:8e73be2a2ac1 6625 #define UART_ENABLE_ENABLE_Msk (0x7UL << UART_ENABLE_ENABLE_Pos) /*!< Bit mask of ENABLE field. */
emilmont 80:8e73be2a2ac1 6626 #define UART_ENABLE_ENABLE_Disabled (0x00UL) /*!< UART disabled. */
emilmont 80:8e73be2a2ac1 6627 #define UART_ENABLE_ENABLE_Enabled (0x04UL) /*!< UART enabled. */
emilmont 80:8e73be2a2ac1 6628
emilmont 80:8e73be2a2ac1 6629 /* Register: UART_RXD */
Kojto 97:433970e64889 6630 /* Description: RXD register. On read action the buffer pointer is displaced. Once read the character is consumed. If read when no character available, the UART will stop working. */
emilmont 80:8e73be2a2ac1 6631
emilmont 80:8e73be2a2ac1 6632 /* Bits 7..0 : RX data from previous transfer. Double buffered. */
emilmont 80:8e73be2a2ac1 6633 #define UART_RXD_RXD_Pos (0UL) /*!< Position of RXD field. */
emilmont 80:8e73be2a2ac1 6634 #define UART_RXD_RXD_Msk (0xFFUL << UART_RXD_RXD_Pos) /*!< Bit mask of RXD field. */
emilmont 80:8e73be2a2ac1 6635
emilmont 80:8e73be2a2ac1 6636 /* Register: UART_TXD */
emilmont 80:8e73be2a2ac1 6637 /* Description: TXD register. */
emilmont 80:8e73be2a2ac1 6638
emilmont 80:8e73be2a2ac1 6639 /* Bits 7..0 : TX data for transfer. */
emilmont 80:8e73be2a2ac1 6640 #define UART_TXD_TXD_Pos (0UL) /*!< Position of TXD field. */
emilmont 80:8e73be2a2ac1 6641 #define UART_TXD_TXD_Msk (0xFFUL << UART_TXD_TXD_Pos) /*!< Bit mask of TXD field. */
emilmont 80:8e73be2a2ac1 6642
emilmont 80:8e73be2a2ac1 6643 /* Register: UART_BAUDRATE */
emilmont 80:8e73be2a2ac1 6644 /* Description: UART Baudrate. */
emilmont 80:8e73be2a2ac1 6645
emilmont 80:8e73be2a2ac1 6646 /* Bits 31..0 : UART baudrate. */
emilmont 80:8e73be2a2ac1 6647 #define UART_BAUDRATE_BAUDRATE_Pos (0UL) /*!< Position of BAUDRATE field. */
emilmont 80:8e73be2a2ac1 6648 #define UART_BAUDRATE_BAUDRATE_Msk (0xFFFFFFFFUL << UART_BAUDRATE_BAUDRATE_Pos) /*!< Bit mask of BAUDRATE field. */
emilmont 80:8e73be2a2ac1 6649 #define UART_BAUDRATE_BAUDRATE_Baud1200 (0x0004F000UL) /*!< 1200 baud. */
emilmont 80:8e73be2a2ac1 6650 #define UART_BAUDRATE_BAUDRATE_Baud2400 (0x0009D000UL) /*!< 2400 baud. */
emilmont 80:8e73be2a2ac1 6651 #define UART_BAUDRATE_BAUDRATE_Baud4800 (0x0013B000UL) /*!< 4800 baud. */
emilmont 80:8e73be2a2ac1 6652 #define UART_BAUDRATE_BAUDRATE_Baud9600 (0x00275000UL) /*!< 9600 baud. */
emilmont 80:8e73be2a2ac1 6653 #define UART_BAUDRATE_BAUDRATE_Baud14400 (0x003B0000UL) /*!< 14400 baud. */
emilmont 80:8e73be2a2ac1 6654 #define UART_BAUDRATE_BAUDRATE_Baud19200 (0x004EA000UL) /*!< 19200 baud. */
emilmont 80:8e73be2a2ac1 6655 #define UART_BAUDRATE_BAUDRATE_Baud28800 (0x0075F000UL) /*!< 28800 baud. */
emilmont 80:8e73be2a2ac1 6656 #define UART_BAUDRATE_BAUDRATE_Baud38400 (0x009D5000UL) /*!< 38400 baud. */
emilmont 80:8e73be2a2ac1 6657 #define UART_BAUDRATE_BAUDRATE_Baud57600 (0x00EBF000UL) /*!< 57600 baud. */
emilmont 80:8e73be2a2ac1 6658 #define UART_BAUDRATE_BAUDRATE_Baud76800 (0x013A9000UL) /*!< 76800 baud. */
emilmont 80:8e73be2a2ac1 6659 #define UART_BAUDRATE_BAUDRATE_Baud115200 (0x01D7E000UL) /*!< 115200 baud. */
emilmont 80:8e73be2a2ac1 6660 #define UART_BAUDRATE_BAUDRATE_Baud230400 (0x03AFB000UL) /*!< 230400 baud. */
emilmont 80:8e73be2a2ac1 6661 #define UART_BAUDRATE_BAUDRATE_Baud250000 (0x04000000UL) /*!< 250000 baud. */
emilmont 80:8e73be2a2ac1 6662 #define UART_BAUDRATE_BAUDRATE_Baud460800 (0x075F7000UL) /*!< 460800 baud. */
Kojto 122:f9eeca106725 6663 #define UART_BAUDRATE_BAUDRATE_Baud921600 (0x0EBED000UL) /*!< 921600 baud. */
emilmont 80:8e73be2a2ac1 6664 #define UART_BAUDRATE_BAUDRATE_Baud1M (0x10000000UL) /*!< 1M baud. */
emilmont 80:8e73be2a2ac1 6665
emilmont 80:8e73be2a2ac1 6666 /* Register: UART_CONFIG */
emilmont 80:8e73be2a2ac1 6667 /* Description: Configuration of parity and hardware flow control register. */
emilmont 80:8e73be2a2ac1 6668
emilmont 80:8e73be2a2ac1 6669 /* Bits 3..1 : Include parity bit. */
emilmont 80:8e73be2a2ac1 6670 #define UART_CONFIG_PARITY_Pos (1UL) /*!< Position of PARITY field. */
emilmont 80:8e73be2a2ac1 6671 #define UART_CONFIG_PARITY_Msk (0x7UL << UART_CONFIG_PARITY_Pos) /*!< Bit mask of PARITY field. */
emilmont 80:8e73be2a2ac1 6672 #define UART_CONFIG_PARITY_Excluded (0UL) /*!< Parity bit excluded. */
emilmont 80:8e73be2a2ac1 6673 #define UART_CONFIG_PARITY_Included (7UL) /*!< Parity bit included. */
emilmont 80:8e73be2a2ac1 6674
emilmont 80:8e73be2a2ac1 6675 /* Bit 0 : Hardware flow control. */
emilmont 80:8e73be2a2ac1 6676 #define UART_CONFIG_HWFC_Pos (0UL) /*!< Position of HWFC field. */
emilmont 80:8e73be2a2ac1 6677 #define UART_CONFIG_HWFC_Msk (0x1UL << UART_CONFIG_HWFC_Pos) /*!< Bit mask of HWFC field. */
emilmont 80:8e73be2a2ac1 6678 #define UART_CONFIG_HWFC_Disabled (0UL) /*!< Hardware flow control disabled. */
emilmont 80:8e73be2a2ac1 6679 #define UART_CONFIG_HWFC_Enabled (1UL) /*!< Hardware flow control enabled. */
emilmont 80:8e73be2a2ac1 6680
emilmont 80:8e73be2a2ac1 6681 /* Register: UART_POWER */
emilmont 80:8e73be2a2ac1 6682 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 6683
emilmont 80:8e73be2a2ac1 6684 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 6685 #define UART_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 6686 #define UART_POWER_POWER_Msk (0x1UL << UART_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 6687 #define UART_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 6688 #define UART_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 6689
emilmont 80:8e73be2a2ac1 6690
emilmont 80:8e73be2a2ac1 6691 /* Peripheral: UICR */
emilmont 80:8e73be2a2ac1 6692 /* Description: User Information Configuration. */
emilmont 80:8e73be2a2ac1 6693
emilmont 80:8e73be2a2ac1 6694 /* Register: UICR_RBPCONF */
emilmont 80:8e73be2a2ac1 6695 /* Description: Readback protection configuration. */
emilmont 80:8e73be2a2ac1 6696
emilmont 80:8e73be2a2ac1 6697 /* Bits 15..8 : Readback protect all code in the device. */
emilmont 80:8e73be2a2ac1 6698 #define UICR_RBPCONF_PALL_Pos (8UL) /*!< Position of PALL field. */
emilmont 80:8e73be2a2ac1 6699 #define UICR_RBPCONF_PALL_Msk (0xFFUL << UICR_RBPCONF_PALL_Pos) /*!< Bit mask of PALL field. */
Kojto 122:f9eeca106725 6700 #define UICR_RBPCONF_PALL_Enabled (0x00UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 6701 #define UICR_RBPCONF_PALL_Disabled (0xFFUL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 6702
emilmont 80:8e73be2a2ac1 6703 /* Bits 7..0 : Readback protect region 0. Will be ignored if pre-programmed factory code is present on the chip. */
emilmont 80:8e73be2a2ac1 6704 #define UICR_RBPCONF_PR0_Pos (0UL) /*!< Position of PR0 field. */
emilmont 80:8e73be2a2ac1 6705 #define UICR_RBPCONF_PR0_Msk (0xFFUL << UICR_RBPCONF_PR0_Pos) /*!< Bit mask of PR0 field. */
Kojto 122:f9eeca106725 6706 #define UICR_RBPCONF_PR0_Enabled (0x00UL) /*!< Enabled. */
emilmont 80:8e73be2a2ac1 6707 #define UICR_RBPCONF_PR0_Disabled (0xFFUL) /*!< Disabled. */
emilmont 80:8e73be2a2ac1 6708
emilmont 80:8e73be2a2ac1 6709 /* Register: UICR_XTALFREQ */
emilmont 80:8e73be2a2ac1 6710 /* Description: Reset value for CLOCK XTALFREQ register. */
emilmont 80:8e73be2a2ac1 6711
emilmont 80:8e73be2a2ac1 6712 /* Bits 7..0 : Reset value for CLOCK XTALFREQ register. */
emilmont 80:8e73be2a2ac1 6713 #define UICR_XTALFREQ_XTALFREQ_Pos (0UL) /*!< Position of XTALFREQ field. */
emilmont 80:8e73be2a2ac1 6714 #define UICR_XTALFREQ_XTALFREQ_Msk (0xFFUL << UICR_XTALFREQ_XTALFREQ_Pos) /*!< Bit mask of XTALFREQ field. */
Kojto 122:f9eeca106725 6715 #define UICR_XTALFREQ_XTALFREQ_32MHz (0x00UL) /*!< 32MHz Xtal is used. */
emilmont 80:8e73be2a2ac1 6716 #define UICR_XTALFREQ_XTALFREQ_16MHz (0xFFUL) /*!< 16MHz Xtal is used. */
emilmont 80:8e73be2a2ac1 6717
emilmont 80:8e73be2a2ac1 6718 /* Register: UICR_FWID */
emilmont 80:8e73be2a2ac1 6719 /* Description: Firmware ID. */
emilmont 80:8e73be2a2ac1 6720
emilmont 80:8e73be2a2ac1 6721 /* Bits 15..0 : Identification number for the firmware loaded into the chip. */
emilmont 80:8e73be2a2ac1 6722 #define UICR_FWID_FWID_Pos (0UL) /*!< Position of FWID field. */
emilmont 80:8e73be2a2ac1 6723 #define UICR_FWID_FWID_Msk (0xFFFFUL << UICR_FWID_FWID_Pos) /*!< Bit mask of FWID field. */
emilmont 80:8e73be2a2ac1 6724
emilmont 80:8e73be2a2ac1 6725
emilmont 80:8e73be2a2ac1 6726 /* Peripheral: WDT */
emilmont 80:8e73be2a2ac1 6727 /* Description: Watchdog Timer. */
emilmont 80:8e73be2a2ac1 6728
emilmont 80:8e73be2a2ac1 6729 /* Register: WDT_INTENSET */
emilmont 80:8e73be2a2ac1 6730 /* Description: Interrupt enable set register. */
emilmont 80:8e73be2a2ac1 6731
emilmont 80:8e73be2a2ac1 6732 /* Bit 0 : Enable interrupt on TIMEOUT event. */
emilmont 80:8e73be2a2ac1 6733 #define WDT_INTENSET_TIMEOUT_Pos (0UL) /*!< Position of TIMEOUT field. */
emilmont 80:8e73be2a2ac1 6734 #define WDT_INTENSET_TIMEOUT_Msk (0x1UL << WDT_INTENSET_TIMEOUT_Pos) /*!< Bit mask of TIMEOUT field. */
emilmont 80:8e73be2a2ac1 6735 #define WDT_INTENSET_TIMEOUT_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6736 #define WDT_INTENSET_TIMEOUT_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6737 #define WDT_INTENSET_TIMEOUT_Set (1UL) /*!< Enable interrupt on write. */
emilmont 80:8e73be2a2ac1 6738
emilmont 80:8e73be2a2ac1 6739 /* Register: WDT_INTENCLR */
emilmont 80:8e73be2a2ac1 6740 /* Description: Interrupt enable clear register. */
emilmont 80:8e73be2a2ac1 6741
emilmont 80:8e73be2a2ac1 6742 /* Bit 0 : Disable interrupt on TIMEOUT event. */
emilmont 80:8e73be2a2ac1 6743 #define WDT_INTENCLR_TIMEOUT_Pos (0UL) /*!< Position of TIMEOUT field. */
emilmont 80:8e73be2a2ac1 6744 #define WDT_INTENCLR_TIMEOUT_Msk (0x1UL << WDT_INTENCLR_TIMEOUT_Pos) /*!< Bit mask of TIMEOUT field. */
emilmont 80:8e73be2a2ac1 6745 #define WDT_INTENCLR_TIMEOUT_Disabled (0UL) /*!< Interrupt disabled. */
emilmont 80:8e73be2a2ac1 6746 #define WDT_INTENCLR_TIMEOUT_Enabled (1UL) /*!< Interrupt enabled. */
emilmont 80:8e73be2a2ac1 6747 #define WDT_INTENCLR_TIMEOUT_Clear (1UL) /*!< Disable interrupt on write. */
emilmont 80:8e73be2a2ac1 6748
emilmont 80:8e73be2a2ac1 6749 /* Register: WDT_RUNSTATUS */
emilmont 80:8e73be2a2ac1 6750 /* Description: Watchdog running status. */
emilmont 80:8e73be2a2ac1 6751
emilmont 80:8e73be2a2ac1 6752 /* Bit 0 : Watchdog running status. */
emilmont 80:8e73be2a2ac1 6753 #define WDT_RUNSTATUS_RUNSTATUS_Pos (0UL) /*!< Position of RUNSTATUS field. */
emilmont 80:8e73be2a2ac1 6754 #define WDT_RUNSTATUS_RUNSTATUS_Msk (0x1UL << WDT_RUNSTATUS_RUNSTATUS_Pos) /*!< Bit mask of RUNSTATUS field. */
emilmont 80:8e73be2a2ac1 6755 #define WDT_RUNSTATUS_RUNSTATUS_NotRunning (0UL) /*!< Watchdog timer is not running. */
emilmont 80:8e73be2a2ac1 6756 #define WDT_RUNSTATUS_RUNSTATUS_Running (1UL) /*!< Watchdog timer is running. */
emilmont 80:8e73be2a2ac1 6757
emilmont 80:8e73be2a2ac1 6758 /* Register: WDT_REQSTATUS */
emilmont 80:8e73be2a2ac1 6759 /* Description: Request status. */
emilmont 80:8e73be2a2ac1 6760
emilmont 80:8e73be2a2ac1 6761 /* Bit 7 : Request status for RR[7]. */
emilmont 80:8e73be2a2ac1 6762 #define WDT_REQSTATUS_RR7_Pos (7UL) /*!< Position of RR7 field. */
emilmont 80:8e73be2a2ac1 6763 #define WDT_REQSTATUS_RR7_Msk (0x1UL << WDT_REQSTATUS_RR7_Pos) /*!< Bit mask of RR7 field. */
emilmont 80:8e73be2a2ac1 6764 #define WDT_REQSTATUS_RR7_DisabledOrRequested (0UL) /*!< RR[7] register is not enabled or has already requested reload. */
emilmont 80:8e73be2a2ac1 6765 #define WDT_REQSTATUS_RR7_EnabledAndUnrequested (1UL) /*!< RR[7] register is enabled and has not jet requested. */
emilmont 80:8e73be2a2ac1 6766
emilmont 80:8e73be2a2ac1 6767 /* Bit 6 : Request status for RR[6]. */
emilmont 80:8e73be2a2ac1 6768 #define WDT_REQSTATUS_RR6_Pos (6UL) /*!< Position of RR6 field. */
emilmont 80:8e73be2a2ac1 6769 #define WDT_REQSTATUS_RR6_Msk (0x1UL << WDT_REQSTATUS_RR6_Pos) /*!< Bit mask of RR6 field. */
emilmont 80:8e73be2a2ac1 6770 #define WDT_REQSTATUS_RR6_DisabledOrRequested (0UL) /*!< RR[6] register is not enabled or has already requested reload. */
emilmont 80:8e73be2a2ac1 6771 #define WDT_REQSTATUS_RR6_EnabledAndUnrequested (1UL) /*!< RR[6] register is enabled and has not jet requested. */
emilmont 80:8e73be2a2ac1 6772
emilmont 80:8e73be2a2ac1 6773 /* Bit 5 : Request status for RR[5]. */
emilmont 80:8e73be2a2ac1 6774 #define WDT_REQSTATUS_RR5_Pos (5UL) /*!< Position of RR5 field. */
emilmont 80:8e73be2a2ac1 6775 #define WDT_REQSTATUS_RR5_Msk (0x1UL << WDT_REQSTATUS_RR5_Pos) /*!< Bit mask of RR5 field. */
emilmont 80:8e73be2a2ac1 6776 #define WDT_REQSTATUS_RR5_DisabledOrRequested (0UL) /*!< RR[5] register is not enabled or has already requested reload. */
emilmont 80:8e73be2a2ac1 6777 #define WDT_REQSTATUS_RR5_EnabledAndUnrequested (1UL) /*!< RR[5] register is enabled and has not jet requested. */
emilmont 80:8e73be2a2ac1 6778
emilmont 80:8e73be2a2ac1 6779 /* Bit 4 : Request status for RR[4]. */
emilmont 80:8e73be2a2ac1 6780 #define WDT_REQSTATUS_RR4_Pos (4UL) /*!< Position of RR4 field. */
emilmont 80:8e73be2a2ac1 6781 #define WDT_REQSTATUS_RR4_Msk (0x1UL << WDT_REQSTATUS_RR4_Pos) /*!< Bit mask of RR4 field. */
emilmont 80:8e73be2a2ac1 6782 #define WDT_REQSTATUS_RR4_DisabledOrRequested (0UL) /*!< RR[4] register is not enabled or has already requested reload. */
emilmont 80:8e73be2a2ac1 6783 #define WDT_REQSTATUS_RR4_EnabledAndUnrequested (1UL) /*!< RR[4] register is enabled and has not jet requested. */
emilmont 80:8e73be2a2ac1 6784
emilmont 80:8e73be2a2ac1 6785 /* Bit 3 : Request status for RR[3]. */
emilmont 80:8e73be2a2ac1 6786 #define WDT_REQSTATUS_RR3_Pos (3UL) /*!< Position of RR3 field. */
emilmont 80:8e73be2a2ac1 6787 #define WDT_REQSTATUS_RR3_Msk (0x1UL << WDT_REQSTATUS_RR3_Pos) /*!< Bit mask of RR3 field. */
emilmont 80:8e73be2a2ac1 6788 #define WDT_REQSTATUS_RR3_DisabledOrRequested (0UL) /*!< RR[3] register is not enabled or has already requested reload. */
emilmont 80:8e73be2a2ac1 6789 #define WDT_REQSTATUS_RR3_EnabledAndUnrequested (1UL) /*!< RR[3] register is enabled and has not jet requested. */
emilmont 80:8e73be2a2ac1 6790
emilmont 80:8e73be2a2ac1 6791 /* Bit 2 : Request status for RR[2]. */
emilmont 80:8e73be2a2ac1 6792 #define WDT_REQSTATUS_RR2_Pos (2UL) /*!< Position of RR2 field. */
emilmont 80:8e73be2a2ac1 6793 #define WDT_REQSTATUS_RR2_Msk (0x1UL << WDT_REQSTATUS_RR2_Pos) /*!< Bit mask of RR2 field. */
emilmont 80:8e73be2a2ac1 6794 #define WDT_REQSTATUS_RR2_DisabledOrRequested (0UL) /*!< RR[2] register is not enabled or has already requested reload. */
emilmont 80:8e73be2a2ac1 6795 #define WDT_REQSTATUS_RR2_EnabledAndUnrequested (1UL) /*!< RR[2] register is enabled and has not jet requested. */
emilmont 80:8e73be2a2ac1 6796
emilmont 80:8e73be2a2ac1 6797 /* Bit 1 : Request status for RR[1]. */
emilmont 80:8e73be2a2ac1 6798 #define WDT_REQSTATUS_RR1_Pos (1UL) /*!< Position of RR1 field. */
emilmont 80:8e73be2a2ac1 6799 #define WDT_REQSTATUS_RR1_Msk (0x1UL << WDT_REQSTATUS_RR1_Pos) /*!< Bit mask of RR1 field. */
emilmont 80:8e73be2a2ac1 6800 #define WDT_REQSTATUS_RR1_DisabledOrRequested (0UL) /*!< RR[1] register is not enabled or has already requested reload. */
emilmont 80:8e73be2a2ac1 6801 #define WDT_REQSTATUS_RR1_EnabledAndUnrequested (1UL) /*!< RR[1] register is enabled and has not jet requested. */
emilmont 80:8e73be2a2ac1 6802
emilmont 80:8e73be2a2ac1 6803 /* Bit 0 : Request status for RR[0]. */
emilmont 80:8e73be2a2ac1 6804 #define WDT_REQSTATUS_RR0_Pos (0UL) /*!< Position of RR0 field. */
emilmont 80:8e73be2a2ac1 6805 #define WDT_REQSTATUS_RR0_Msk (0x1UL << WDT_REQSTATUS_RR0_Pos) /*!< Bit mask of RR0 field. */
emilmont 80:8e73be2a2ac1 6806 #define WDT_REQSTATUS_RR0_DisabledOrRequested (0UL) /*!< RR[0] register is not enabled or has already requested reload. */
emilmont 80:8e73be2a2ac1 6807 #define WDT_REQSTATUS_RR0_EnabledAndUnrequested (1UL) /*!< RR[0] register is enabled and has not jet requested. */
emilmont 80:8e73be2a2ac1 6808
emilmont 80:8e73be2a2ac1 6809 /* Register: WDT_RREN */
emilmont 80:8e73be2a2ac1 6810 /* Description: Reload request enable. */
emilmont 80:8e73be2a2ac1 6811
emilmont 80:8e73be2a2ac1 6812 /* Bit 7 : Enable or disable RR[7] register. */
emilmont 80:8e73be2a2ac1 6813 #define WDT_RREN_RR7_Pos (7UL) /*!< Position of RR7 field. */
emilmont 80:8e73be2a2ac1 6814 #define WDT_RREN_RR7_Msk (0x1UL << WDT_RREN_RR7_Pos) /*!< Bit mask of RR7 field. */
emilmont 80:8e73be2a2ac1 6815 #define WDT_RREN_RR7_Disabled (0UL) /*!< RR[7] register is disabled. */
emilmont 80:8e73be2a2ac1 6816 #define WDT_RREN_RR7_Enabled (1UL) /*!< RR[7] register is enabled. */
emilmont 80:8e73be2a2ac1 6817
emilmont 80:8e73be2a2ac1 6818 /* Bit 6 : Enable or disable RR[6] register. */
emilmont 80:8e73be2a2ac1 6819 #define WDT_RREN_RR6_Pos (6UL) /*!< Position of RR6 field. */
emilmont 80:8e73be2a2ac1 6820 #define WDT_RREN_RR6_Msk (0x1UL << WDT_RREN_RR6_Pos) /*!< Bit mask of RR6 field. */
emilmont 80:8e73be2a2ac1 6821 #define WDT_RREN_RR6_Disabled (0UL) /*!< RR[6] register is disabled. */
emilmont 80:8e73be2a2ac1 6822 #define WDT_RREN_RR6_Enabled (1UL) /*!< RR[6] register is enabled. */
emilmont 80:8e73be2a2ac1 6823
emilmont 80:8e73be2a2ac1 6824 /* Bit 5 : Enable or disable RR[5] register. */
emilmont 80:8e73be2a2ac1 6825 #define WDT_RREN_RR5_Pos (5UL) /*!< Position of RR5 field. */
emilmont 80:8e73be2a2ac1 6826 #define WDT_RREN_RR5_Msk (0x1UL << WDT_RREN_RR5_Pos) /*!< Bit mask of RR5 field. */
emilmont 80:8e73be2a2ac1 6827 #define WDT_RREN_RR5_Disabled (0UL) /*!< RR[5] register is disabled. */
emilmont 80:8e73be2a2ac1 6828 #define WDT_RREN_RR5_Enabled (1UL) /*!< RR[5] register is enabled. */
emilmont 80:8e73be2a2ac1 6829
emilmont 80:8e73be2a2ac1 6830 /* Bit 4 : Enable or disable RR[4] register. */
emilmont 80:8e73be2a2ac1 6831 #define WDT_RREN_RR4_Pos (4UL) /*!< Position of RR4 field. */
emilmont 80:8e73be2a2ac1 6832 #define WDT_RREN_RR4_Msk (0x1UL << WDT_RREN_RR4_Pos) /*!< Bit mask of RR4 field. */
emilmont 80:8e73be2a2ac1 6833 #define WDT_RREN_RR4_Disabled (0UL) /*!< RR[4] register is disabled. */
emilmont 80:8e73be2a2ac1 6834 #define WDT_RREN_RR4_Enabled (1UL) /*!< RR[4] register is enabled. */
emilmont 80:8e73be2a2ac1 6835
emilmont 80:8e73be2a2ac1 6836 /* Bit 3 : Enable or disable RR[3] register. */
emilmont 80:8e73be2a2ac1 6837 #define WDT_RREN_RR3_Pos (3UL) /*!< Position of RR3 field. */
emilmont 80:8e73be2a2ac1 6838 #define WDT_RREN_RR3_Msk (0x1UL << WDT_RREN_RR3_Pos) /*!< Bit mask of RR3 field. */
emilmont 80:8e73be2a2ac1 6839 #define WDT_RREN_RR3_Disabled (0UL) /*!< RR[3] register is disabled. */
emilmont 80:8e73be2a2ac1 6840 #define WDT_RREN_RR3_Enabled (1UL) /*!< RR[3] register is enabled. */
emilmont 80:8e73be2a2ac1 6841
emilmont 80:8e73be2a2ac1 6842 /* Bit 2 : Enable or disable RR[2] register. */
emilmont 80:8e73be2a2ac1 6843 #define WDT_RREN_RR2_Pos (2UL) /*!< Position of RR2 field. */
emilmont 80:8e73be2a2ac1 6844 #define WDT_RREN_RR2_Msk (0x1UL << WDT_RREN_RR2_Pos) /*!< Bit mask of RR2 field. */
emilmont 80:8e73be2a2ac1 6845 #define WDT_RREN_RR2_Disabled (0UL) /*!< RR[2] register is disabled. */
emilmont 80:8e73be2a2ac1 6846 #define WDT_RREN_RR2_Enabled (1UL) /*!< RR[2] register is enabled. */
emilmont 80:8e73be2a2ac1 6847
emilmont 80:8e73be2a2ac1 6848 /* Bit 1 : Enable or disable RR[1] register. */
emilmont 80:8e73be2a2ac1 6849 #define WDT_RREN_RR1_Pos (1UL) /*!< Position of RR1 field. */
emilmont 80:8e73be2a2ac1 6850 #define WDT_RREN_RR1_Msk (0x1UL << WDT_RREN_RR1_Pos) /*!< Bit mask of RR1 field. */
emilmont 80:8e73be2a2ac1 6851 #define WDT_RREN_RR1_Disabled (0UL) /*!< RR[1] register is disabled. */
emilmont 80:8e73be2a2ac1 6852 #define WDT_RREN_RR1_Enabled (1UL) /*!< RR[1] register is enabled. */
emilmont 80:8e73be2a2ac1 6853
emilmont 80:8e73be2a2ac1 6854 /* Bit 0 : Enable or disable RR[0] register. */
emilmont 80:8e73be2a2ac1 6855 #define WDT_RREN_RR0_Pos (0UL) /*!< Position of RR0 field. */
emilmont 80:8e73be2a2ac1 6856 #define WDT_RREN_RR0_Msk (0x1UL << WDT_RREN_RR0_Pos) /*!< Bit mask of RR0 field. */
emilmont 80:8e73be2a2ac1 6857 #define WDT_RREN_RR0_Disabled (0UL) /*!< RR[0] register is disabled. */
emilmont 80:8e73be2a2ac1 6858 #define WDT_RREN_RR0_Enabled (1UL) /*!< RR[0] register is enabled. */
emilmont 80:8e73be2a2ac1 6859
emilmont 80:8e73be2a2ac1 6860 /* Register: WDT_CONFIG */
emilmont 80:8e73be2a2ac1 6861 /* Description: Configuration register. */
emilmont 80:8e73be2a2ac1 6862
emilmont 80:8e73be2a2ac1 6863 /* Bit 3 : Configure the watchdog to pause or not while the CPU is halted by the debugger. */
emilmont 80:8e73be2a2ac1 6864 #define WDT_CONFIG_HALT_Pos (3UL) /*!< Position of HALT field. */
emilmont 80:8e73be2a2ac1 6865 #define WDT_CONFIG_HALT_Msk (0x1UL << WDT_CONFIG_HALT_Pos) /*!< Bit mask of HALT field. */
emilmont 80:8e73be2a2ac1 6866 #define WDT_CONFIG_HALT_Pause (0UL) /*!< Pause watchdog while the CPU is halted by the debugger. */
emilmont 80:8e73be2a2ac1 6867 #define WDT_CONFIG_HALT_Run (1UL) /*!< Do not pause watchdog while the CPU is halted by the debugger. */
emilmont 80:8e73be2a2ac1 6868
emilmont 80:8e73be2a2ac1 6869 /* Bit 0 : Configure the watchdog to pause or not while the CPU is sleeping. */
emilmont 80:8e73be2a2ac1 6870 #define WDT_CONFIG_SLEEP_Pos (0UL) /*!< Position of SLEEP field. */
emilmont 80:8e73be2a2ac1 6871 #define WDT_CONFIG_SLEEP_Msk (0x1UL << WDT_CONFIG_SLEEP_Pos) /*!< Bit mask of SLEEP field. */
emilmont 80:8e73be2a2ac1 6872 #define WDT_CONFIG_SLEEP_Pause (0UL) /*!< Pause watchdog while the CPU is asleep. */
emilmont 80:8e73be2a2ac1 6873 #define WDT_CONFIG_SLEEP_Run (1UL) /*!< Do not pause watchdog while the CPU is asleep. */
emilmont 80:8e73be2a2ac1 6874
emilmont 80:8e73be2a2ac1 6875 /* Register: WDT_RR */
emilmont 80:8e73be2a2ac1 6876 /* Description: Reload requests registers. */
emilmont 80:8e73be2a2ac1 6877
emilmont 80:8e73be2a2ac1 6878 /* Bits 31..0 : Reload register. */
emilmont 80:8e73be2a2ac1 6879 #define WDT_RR_RR_Pos (0UL) /*!< Position of RR field. */
emilmont 80:8e73be2a2ac1 6880 #define WDT_RR_RR_Msk (0xFFFFFFFFUL << WDT_RR_RR_Pos) /*!< Bit mask of RR field. */
emilmont 80:8e73be2a2ac1 6881 #define WDT_RR_RR_Reload (0x6E524635UL) /*!< Value to request a reload of the watchdog timer. */
emilmont 80:8e73be2a2ac1 6882
emilmont 80:8e73be2a2ac1 6883 /* Register: WDT_POWER */
emilmont 80:8e73be2a2ac1 6884 /* Description: Peripheral power control. */
emilmont 80:8e73be2a2ac1 6885
emilmont 80:8e73be2a2ac1 6886 /* Bit 0 : Peripheral power control. */
emilmont 80:8e73be2a2ac1 6887 #define WDT_POWER_POWER_Pos (0UL) /*!< Position of POWER field. */
emilmont 80:8e73be2a2ac1 6888 #define WDT_POWER_POWER_Msk (0x1UL << WDT_POWER_POWER_Pos) /*!< Bit mask of POWER field. */
emilmont 80:8e73be2a2ac1 6889 #define WDT_POWER_POWER_Disabled (0UL) /*!< Module power disabled. */
emilmont 80:8e73be2a2ac1 6890 #define WDT_POWER_POWER_Enabled (1UL) /*!< Module power enabled. */
emilmont 80:8e73be2a2ac1 6891
emilmont 80:8e73be2a2ac1 6892
emilmont 80:8e73be2a2ac1 6893 /*lint --flb "Leave library region" */
emilmont 80:8e73be2a2ac1 6894 #endif