The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Wed Feb 20 20:53:29 2019 +0000
Revision:
172:65be27845400
Parent:
171:3a7713b1edbc
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Anna Bridge 142:4eea097334d6 1 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 2 * @file efr32mg12p433f1024gl125.h
Anna Bridge 142:4eea097334d6 3 * @brief CMSIS Cortex-M Peripheral Access Layer Header File
Anna Bridge 142:4eea097334d6 4 * for EFR32MG12P433F1024GL125
Anna Bridge 142:4eea097334d6 5 * @version 5.1.2
Anna Bridge 142:4eea097334d6 6 ******************************************************************************
Anna Bridge 142:4eea097334d6 7 * @section License
Anna Bridge 142:4eea097334d6 8 * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b>
Anna Bridge 142:4eea097334d6 9 ******************************************************************************
Anna Bridge 142:4eea097334d6 10 *
Anna Bridge 142:4eea097334d6 11 * Permission is granted to anyone to use this software for any purpose,
Anna Bridge 142:4eea097334d6 12 * including commercial applications, and to alter it and redistribute it
Anna Bridge 142:4eea097334d6 13 * freely, subject to the following restrictions:
Anna Bridge 142:4eea097334d6 14 *
Anna Bridge 142:4eea097334d6 15 * 1. The origin of this software must not be misrepresented; you must not
Anna Bridge 142:4eea097334d6 16 * claim that you wrote the original software.@n
Anna Bridge 142:4eea097334d6 17 * 2. Altered source versions must be plainly marked as such, and must not be
Anna Bridge 142:4eea097334d6 18 * misrepresented as being the original software.@n
Anna Bridge 142:4eea097334d6 19 * 3. This notice may not be removed or altered from any source distribution.
Anna Bridge 142:4eea097334d6 20 *
Anna Bridge 142:4eea097334d6 21 * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc.
Anna Bridge 142:4eea097334d6 22 * has no obligation to support this Software. Silicon Laboratories, Inc. is
Anna Bridge 142:4eea097334d6 23 * providing the Software "AS IS", with no express or implied warranties of any
Anna Bridge 142:4eea097334d6 24 * kind, including, but not limited to, any implied warranties of
Anna Bridge 142:4eea097334d6 25 * merchantability or fitness for any particular purpose or warranties against
Anna Bridge 142:4eea097334d6 26 * infringement of any proprietary rights of a third party.
Anna Bridge 142:4eea097334d6 27 *
Anna Bridge 142:4eea097334d6 28 * Silicon Laboratories, Inc. will not be liable for any consequential,
Anna Bridge 142:4eea097334d6 29 * incidental, or special damages, or any other relief, or for any claim by
Anna Bridge 142:4eea097334d6 30 * any third party, arising from your use of this Software.
Anna Bridge 142:4eea097334d6 31 *
Anna Bridge 142:4eea097334d6 32 *****************************************************************************/
Anna Bridge 142:4eea097334d6 33
Anna Bridge 142:4eea097334d6 34 #ifndef EFR32MG12P433F1024GL125_H
Anna Bridge 142:4eea097334d6 35 #define EFR32MG12P433F1024GL125_H
Anna Bridge 142:4eea097334d6 36
Anna Bridge 142:4eea097334d6 37 #ifdef __cplusplus
Anna Bridge 142:4eea097334d6 38 extern "C" {
Anna Bridge 142:4eea097334d6 39 #endif
Anna Bridge 142:4eea097334d6 40
Anna Bridge 142:4eea097334d6 41 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 42 * @addtogroup Parts
Anna Bridge 142:4eea097334d6 43 * @{
Anna Bridge 142:4eea097334d6 44 *****************************************************************************/
Anna Bridge 142:4eea097334d6 45
Anna Bridge 142:4eea097334d6 46 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 47 * @defgroup EFR32MG12P433F1024GL125 EFR32MG12P433F1024GL125
Anna Bridge 142:4eea097334d6 48 * @{
Anna Bridge 142:4eea097334d6 49 *****************************************************************************/
Anna Bridge 142:4eea097334d6 50
Anna Bridge 142:4eea097334d6 51 /** Interrupt Number Definition */
Anna Bridge 142:4eea097334d6 52 typedef enum IRQn
Anna Bridge 142:4eea097334d6 53 {
Anna Bridge 142:4eea097334d6 54 /****** Cortex-M4 Processor Exceptions Numbers ********************************************/
Anna Bridge 142:4eea097334d6 55 NonMaskableInt_IRQn = -14, /*!< -14 Cortex-M4 Non Maskable Interrupt */
Anna Bridge 142:4eea097334d6 56 HardFault_IRQn = -13, /*!< -13 Cortex-M4 Hard Fault Interrupt */
Anna Bridge 142:4eea097334d6 57 MemoryManagement_IRQn = -12, /*!< -12 Cortex-M4 Memory Management Interrupt */
Anna Bridge 142:4eea097334d6 58 BusFault_IRQn = -11, /*!< -11 Cortex-M4 Bus Fault Interrupt */
Anna Bridge 142:4eea097334d6 59 UsageFault_IRQn = -10, /*!< -10 Cortex-M4 Usage Fault Interrupt */
Anna Bridge 142:4eea097334d6 60 SVCall_IRQn = -5, /*!< -5 Cortex-M4 SV Call Interrupt */
Anna Bridge 142:4eea097334d6 61 DebugMonitor_IRQn = -4, /*!< -4 Cortex-M4 Debug Monitor Interrupt */
Anna Bridge 142:4eea097334d6 62 PendSV_IRQn = -2, /*!< -2 Cortex-M4 Pend SV Interrupt */
Anna Bridge 142:4eea097334d6 63 SysTick_IRQn = -1, /*!< -1 Cortex-M4 System Tick Interrupt */
Anna Bridge 142:4eea097334d6 64
Anna Bridge 142:4eea097334d6 65 /****** EFR32MG12P Peripheral Interrupt Numbers ********************************************/
Anna Bridge 142:4eea097334d6 66
Anna Bridge 142:4eea097334d6 67 EMU_IRQn = 0, /*!< 0 EFR32 EMU Interrupt */
Anna Bridge 142:4eea097334d6 68 WDOG0_IRQn = 2, /*!< 2 EFR32 WDOG0 Interrupt */
Anna Bridge 142:4eea097334d6 69 WDOG1_IRQn = 3, /*!< 3 EFR32 WDOG1 Interrupt */
Anna Bridge 142:4eea097334d6 70 LDMA_IRQn = 9, /*!< 9 EFR32 LDMA Interrupt */
Anna Bridge 142:4eea097334d6 71 GPIO_EVEN_IRQn = 10, /*!< 10 EFR32 GPIO_EVEN Interrupt */
Anna Bridge 142:4eea097334d6 72 TIMER0_IRQn = 11, /*!< 11 EFR32 TIMER0 Interrupt */
Anna Bridge 142:4eea097334d6 73 USART0_RX_IRQn = 12, /*!< 12 EFR32 USART0_RX Interrupt */
Anna Bridge 142:4eea097334d6 74 USART0_TX_IRQn = 13, /*!< 13 EFR32 USART0_TX Interrupt */
Anna Bridge 142:4eea097334d6 75 ACMP0_IRQn = 14, /*!< 14 EFR32 ACMP0 Interrupt */
Anna Bridge 142:4eea097334d6 76 ADC0_IRQn = 15, /*!< 15 EFR32 ADC0 Interrupt */
Anna Bridge 142:4eea097334d6 77 IDAC0_IRQn = 16, /*!< 16 EFR32 IDAC0 Interrupt */
Anna Bridge 142:4eea097334d6 78 I2C0_IRQn = 17, /*!< 17 EFR32 I2C0 Interrupt */
Anna Bridge 142:4eea097334d6 79 GPIO_ODD_IRQn = 18, /*!< 18 EFR32 GPIO_ODD Interrupt */
Anna Bridge 142:4eea097334d6 80 TIMER1_IRQn = 19, /*!< 19 EFR32 TIMER1 Interrupt */
Anna Bridge 142:4eea097334d6 81 USART1_RX_IRQn = 20, /*!< 20 EFR32 USART1_RX Interrupt */
Anna Bridge 142:4eea097334d6 82 USART1_TX_IRQn = 21, /*!< 21 EFR32 USART1_TX Interrupt */
Anna Bridge 142:4eea097334d6 83 LEUART0_IRQn = 22, /*!< 22 EFR32 LEUART0 Interrupt */
Anna Bridge 142:4eea097334d6 84 PCNT0_IRQn = 23, /*!< 23 EFR32 PCNT0 Interrupt */
Anna Bridge 142:4eea097334d6 85 CMU_IRQn = 24, /*!< 24 EFR32 CMU Interrupt */
Anna Bridge 142:4eea097334d6 86 MSC_IRQn = 25, /*!< 25 EFR32 MSC Interrupt */
Anna Bridge 142:4eea097334d6 87 CRYPTO0_IRQn = 26, /*!< 26 EFR32 CRYPTO0 Interrupt */
Anna Bridge 142:4eea097334d6 88 LETIMER0_IRQn = 27, /*!< 27 EFR32 LETIMER0 Interrupt */
Anna Bridge 142:4eea097334d6 89 RTCC_IRQn = 30, /*!< 30 EFR32 RTCC Interrupt */
Anna Bridge 142:4eea097334d6 90 CRYOTIMER_IRQn = 32, /*!< 32 EFR32 CRYOTIMER Interrupt */
Anna Bridge 142:4eea097334d6 91 FPUEH_IRQn = 34, /*!< 34 EFR32 FPUEH Interrupt */
Anna Bridge 142:4eea097334d6 92 SMU_IRQn = 35, /*!< 35 EFR32 SMU Interrupt */
Anna Bridge 142:4eea097334d6 93 WTIMER0_IRQn = 36, /*!< 36 EFR32 WTIMER0 Interrupt */
Anna Bridge 142:4eea097334d6 94 WTIMER1_IRQn = 37, /*!< 37 EFR32 WTIMER1 Interrupt */
Anna Bridge 142:4eea097334d6 95 PCNT1_IRQn = 38, /*!< 38 EFR32 PCNT1 Interrupt */
Anna Bridge 142:4eea097334d6 96 PCNT2_IRQn = 39, /*!< 39 EFR32 PCNT2 Interrupt */
Anna Bridge 142:4eea097334d6 97 USART2_RX_IRQn = 40, /*!< 40 EFR32 USART2_RX Interrupt */
Anna Bridge 142:4eea097334d6 98 USART2_TX_IRQn = 41, /*!< 41 EFR32 USART2_TX Interrupt */
Anna Bridge 142:4eea097334d6 99 I2C1_IRQn = 42, /*!< 42 EFR32 I2C1 Interrupt */
Anna Bridge 142:4eea097334d6 100 USART3_RX_IRQn = 43, /*!< 43 EFR32 USART3_RX Interrupt */
Anna Bridge 142:4eea097334d6 101 USART3_TX_IRQn = 44, /*!< 44 EFR32 USART3_TX Interrupt */
Anna Bridge 142:4eea097334d6 102 VDAC0_IRQn = 45, /*!< 45 EFR32 VDAC0 Interrupt */
Anna Bridge 142:4eea097334d6 103 CSEN_IRQn = 46, /*!< 46 EFR32 CSEN Interrupt */
Anna Bridge 142:4eea097334d6 104 LESENSE_IRQn = 47, /*!< 47 EFR32 LESENSE Interrupt */
Anna Bridge 142:4eea097334d6 105 CRYPTO1_IRQn = 48, /*!< 48 EFR32 CRYPTO1 Interrupt */
Anna Bridge 142:4eea097334d6 106 TRNG0_IRQn = 49, /*!< 49 EFR32 TRNG0 Interrupt */
Anna Bridge 142:4eea097334d6 107 } IRQn_Type;
Anna Bridge 142:4eea097334d6 108
Anna Bridge 142:4eea097334d6 109 #define CRYPTO_IRQn CRYPTO0_IRQn /*!< Alias for CRYPTO0_IRQn */
Anna Bridge 142:4eea097334d6 110
Anna Bridge 142:4eea097334d6 111 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 112 * @defgroup EFR32MG12P433F1024GL125_Core EFR32MG12P433F1024GL125 Core
Anna Bridge 142:4eea097334d6 113 * @{
Anna Bridge 142:4eea097334d6 114 * @brief Processor and Core Peripheral Section
Anna Bridge 142:4eea097334d6 115 *****************************************************************************/
Anna Bridge 142:4eea097334d6 116 #define __MPU_PRESENT 1 /**< Presence of MPU */
Anna Bridge 142:4eea097334d6 117 #define __FPU_PRESENT 1 /**< Presence of FPU */
Anna Bridge 142:4eea097334d6 118 #define __VTOR_PRESENT 1 /**< Presence of VTOR register in SCB */
Anna Bridge 142:4eea097334d6 119 #define __NVIC_PRIO_BITS 3 /**< NVIC interrupt priority bits */
Anna Bridge 142:4eea097334d6 120 #define __Vendor_SysTickConfig 0 /**< Is 1 if different SysTick counter is used */
Anna Bridge 142:4eea097334d6 121
Anna Bridge 142:4eea097334d6 122 /** @} End of group EFR32MG12P433F1024GL125_Core */
Anna Bridge 142:4eea097334d6 123
Anna Bridge 142:4eea097334d6 124 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 125 * @defgroup EFR32MG12P433F1024GL125_Part EFR32MG12P433F1024GL125 Part
Anna Bridge 142:4eea097334d6 126 * @{
Anna Bridge 142:4eea097334d6 127 ******************************************************************************/
Anna Bridge 142:4eea097334d6 128
Anna Bridge 142:4eea097334d6 129 /** Part family */
Anna Bridge 142:4eea097334d6 130 #define _EFR32_MIGHTY_FAMILY 1 /**< MIGHTY Gecko RF SoC Family */
Anna Bridge 142:4eea097334d6 131 #define _EFR_DEVICE /**< Silicon Labs EFR-type RF SoC */
Anna Bridge 142:4eea097334d6 132 #define _SILICON_LABS_32B_SERIES_1 /**< Silicon Labs series number */
Anna Bridge 142:4eea097334d6 133 #define _SILICON_LABS_32B_SERIES 1 /**< Silicon Labs series number */
Anna Bridge 142:4eea097334d6 134 #define _SILICON_LABS_32B_SERIES_1_CONFIG_2 /**< Series 1, Configuration 2 */
Anna Bridge 142:4eea097334d6 135 #define _SILICON_LABS_32B_SERIES_1_CONFIG 2 /**< Series 1, Configuration 2 */
Anna Bridge 142:4eea097334d6 136 #define _SILICON_LABS_GECKO_INTERNAL_SDID 84 /** Silicon Labs internal use only, may change any time */
Anna Bridge 142:4eea097334d6 137 #define _SILICON_LABS_GECKO_INTERNAL_SDID_84 /** Silicon Labs internal use only, may change any time */
Anna Bridge 142:4eea097334d6 138 #define _SILICON_LABS_EFR32_RADIO_SUBGHZ 1
Anna Bridge 142:4eea097334d6 139 #define _SILICON_LABS_EFR32_RADIO_2G4HZ 2
Anna Bridge 142:4eea097334d6 140 #define _SILICON_LABS_EFR32_RADIO_DUALBAND 3
Anna Bridge 142:4eea097334d6 141 #define _SILICON_LABS_EFR32_RADIO_TYPE _SILICON_LABS_EFR32_RADIO_DUALBAND
Anna Bridge 142:4eea097334d6 142 #define _SILICON_LABS_32B_PLATFORM_2 /**< @deprecated Silicon Labs platform name */
Anna Bridge 142:4eea097334d6 143 #define _SILICON_LABS_32B_PLATFORM 2 /**< @deprecated Silicon Labs platform name */
Anna Bridge 142:4eea097334d6 144 #define _SILICON_LABS_32B_PLATFORM_2_GEN_2 /**< @deprecated Platform 2, generation 2 */
Anna Bridge 142:4eea097334d6 145 #define _SILICON_LABS_32B_PLATFORM_2_GEN 2 /**< @deprecated Platform 2, generation 2 */
Anna Bridge 142:4eea097334d6 146
Anna Bridge 142:4eea097334d6 147 /* If part number is not defined as compiler option, define it */
Anna Bridge 142:4eea097334d6 148 #if !defined(EFR32MG12P433F1024GL125)
Anna Bridge 142:4eea097334d6 149 #define EFR32MG12P433F1024GL125 1 /**< MIGHTY Gecko Part */
Anna Bridge 142:4eea097334d6 150 #endif
Anna Bridge 142:4eea097334d6 151
Anna Bridge 142:4eea097334d6 152 /** Configure part number */
Anna Bridge 142:4eea097334d6 153 #define PART_NUMBER "EFR32MG12P433F1024GL125" /**< Part Number */
Anna Bridge 142:4eea097334d6 154
Anna Bridge 142:4eea097334d6 155 /** Memory Base addresses and limits */
Anna Bridge 142:4eea097334d6 156 #define RAM0_CODE_MEM_BASE ((uint32_t) 0x10000000UL) /**< RAM0_CODE base address */
Anna Bridge 142:4eea097334d6 157 #define RAM0_CODE_MEM_SIZE ((uint32_t) 0x20000UL) /**< RAM0_CODE available address space */
Anna Bridge 142:4eea097334d6 158 #define RAM0_CODE_MEM_END ((uint32_t) 0x1001FFFFUL) /**< RAM0_CODE end address */
Anna Bridge 142:4eea097334d6 159 #define RAM0_CODE_MEM_BITS ((uint32_t) 0x00000011UL) /**< RAM0_CODE used bits */
Anna Bridge 142:4eea097334d6 160 #define RAM2_MEM_BASE ((uint32_t) 0x20040000UL) /**< RAM2 base address */
Anna Bridge 142:4eea097334d6 161 #define RAM2_MEM_SIZE ((uint32_t) 0x800UL) /**< RAM2 available address space */
Anna Bridge 142:4eea097334d6 162 #define RAM2_MEM_END ((uint32_t) 0x200407FFUL) /**< RAM2 end address */
Anna Bridge 142:4eea097334d6 163 #define RAM2_MEM_BITS ((uint32_t) 0x0000000BUL) /**< RAM2 used bits */
Anna Bridge 142:4eea097334d6 164 #define RAM1_MEM_BASE ((uint32_t) 0x20020000UL) /**< RAM1 base address */
Anna Bridge 142:4eea097334d6 165 #define RAM1_MEM_SIZE ((uint32_t) 0x20000UL) /**< RAM1 available address space */
Anna Bridge 142:4eea097334d6 166 #define RAM1_MEM_END ((uint32_t) 0x2003FFFFUL) /**< RAM1 end address */
Anna Bridge 142:4eea097334d6 167 #define RAM1_MEM_BITS ((uint32_t) 0x00000011UL) /**< RAM1 used bits */
Anna Bridge 142:4eea097334d6 168 #define CRYPTO1_BITCLR_MEM_BASE ((uint32_t) 0x440F0400UL) /**< CRYPTO1_BITCLR base address */
Anna Bridge 142:4eea097334d6 169 #define CRYPTO1_BITCLR_MEM_SIZE ((uint32_t) 0x400UL) /**< CRYPTO1_BITCLR available address space */
Anna Bridge 142:4eea097334d6 170 #define CRYPTO1_BITCLR_MEM_END ((uint32_t) 0x440F07FFUL) /**< CRYPTO1_BITCLR end address */
Anna Bridge 142:4eea097334d6 171 #define CRYPTO1_BITCLR_MEM_BITS ((uint32_t) 0x0000000AUL) /**< CRYPTO1_BITCLR used bits */
Anna Bridge 142:4eea097334d6 172 #define PER_MEM_BASE ((uint32_t) 0x40000000UL) /**< PER base address */
Anna Bridge 142:4eea097334d6 173 #define PER_MEM_SIZE ((uint32_t) 0xF0000UL) /**< PER available address space */
Anna Bridge 142:4eea097334d6 174 #define PER_MEM_END ((uint32_t) 0x400EFFFFUL) /**< PER end address */
Anna Bridge 142:4eea097334d6 175 #define PER_MEM_BITS ((uint32_t) 0x00000014UL) /**< PER used bits */
Anna Bridge 142:4eea097334d6 176 #define RAM1_CODE_MEM_BASE ((uint32_t) 0x10020000UL) /**< RAM1_CODE base address */
Anna Bridge 142:4eea097334d6 177 #define RAM1_CODE_MEM_SIZE ((uint32_t) 0x20000UL) /**< RAM1_CODE available address space */
Anna Bridge 142:4eea097334d6 178 #define RAM1_CODE_MEM_END ((uint32_t) 0x1003FFFFUL) /**< RAM1_CODE end address */
Anna Bridge 142:4eea097334d6 179 #define RAM1_CODE_MEM_BITS ((uint32_t) 0x00000011UL) /**< RAM1_CODE used bits */
Anna Bridge 142:4eea097334d6 180 #define CRYPTO1_MEM_BASE ((uint32_t) 0x400F0400UL) /**< CRYPTO1 base address */
Anna Bridge 142:4eea097334d6 181 #define CRYPTO1_MEM_SIZE ((uint32_t) 0x400UL) /**< CRYPTO1 available address space */
Anna Bridge 142:4eea097334d6 182 #define CRYPTO1_MEM_END ((uint32_t) 0x400F07FFUL) /**< CRYPTO1 end address */
Anna Bridge 142:4eea097334d6 183 #define CRYPTO1_MEM_BITS ((uint32_t) 0x0000000AUL) /**< CRYPTO1 used bits */
Anna Bridge 142:4eea097334d6 184 #define FLASH_MEM_BASE ((uint32_t) 0x00000000UL) /**< FLASH base address */
Anna Bridge 142:4eea097334d6 185 #define FLASH_MEM_SIZE ((uint32_t) 0x10000000UL) /**< FLASH available address space */
Anna Bridge 142:4eea097334d6 186 #define FLASH_MEM_END ((uint32_t) 0x0FFFFFFFUL) /**< FLASH end address */
Anna Bridge 142:4eea097334d6 187 #define FLASH_MEM_BITS ((uint32_t) 0x0000001CUL) /**< FLASH used bits */
Anna Bridge 142:4eea097334d6 188 #define CRYPTO0_MEM_BASE ((uint32_t) 0x400F0000UL) /**< CRYPTO0 base address */
Anna Bridge 142:4eea097334d6 189 #define CRYPTO0_MEM_SIZE ((uint32_t) 0x400UL) /**< CRYPTO0 available address space */
Anna Bridge 142:4eea097334d6 190 #define CRYPTO0_MEM_END ((uint32_t) 0x400F03FFUL) /**< CRYPTO0 end address */
Anna Bridge 142:4eea097334d6 191 #define CRYPTO0_MEM_BITS ((uint32_t) 0x0000000AUL) /**< CRYPTO0 used bits */
Anna Bridge 142:4eea097334d6 192 #define CRYPTO_MEM_BASE CRYPTO0_MEM_BASE /**< Alias for CRYPTO0_MEM_BASE */
Anna Bridge 142:4eea097334d6 193 #define CRYPTO_MEM_SIZE CRYPTO0_MEM_SIZE /**< Alias for CRYPTO0_MEM_SIZE */
Anna Bridge 142:4eea097334d6 194 #define CRYPTO_MEM_END CRYPTO0_MEM_END /**< Alias for CRYPTO0_MEM_END */
Anna Bridge 142:4eea097334d6 195 #define CRYPTO_MEM_BITS CRYPTO0_MEM_BITS /**< Alias for CRYPTO0_MEM_BITS */
Anna Bridge 142:4eea097334d6 196 #define PER_BITCLR_MEM_BASE ((uint32_t) 0x44000000UL) /**< PER_BITCLR base address */
Anna Bridge 142:4eea097334d6 197 #define PER_BITCLR_MEM_SIZE ((uint32_t) 0xF0000UL) /**< PER_BITCLR available address space */
Anna Bridge 142:4eea097334d6 198 #define PER_BITCLR_MEM_END ((uint32_t) 0x440EFFFFUL) /**< PER_BITCLR end address */
Anna Bridge 142:4eea097334d6 199 #define PER_BITCLR_MEM_BITS ((uint32_t) 0x00000014UL) /**< PER_BITCLR used bits */
Anna Bridge 142:4eea097334d6 200 #define CRYPTO0_BITSET_MEM_BASE ((uint32_t) 0x460F0000UL) /**< CRYPTO0_BITSET base address */
Anna Bridge 142:4eea097334d6 201 #define CRYPTO0_BITSET_MEM_SIZE ((uint32_t) 0x400UL) /**< CRYPTO0_BITSET available address space */
Anna Bridge 142:4eea097334d6 202 #define CRYPTO0_BITSET_MEM_END ((uint32_t) 0x460F03FFUL) /**< CRYPTO0_BITSET end address */
Anna Bridge 142:4eea097334d6 203 #define CRYPTO0_BITSET_MEM_BITS ((uint32_t) 0x0000000AUL) /**< CRYPTO0_BITSET used bits */
Anna Bridge 142:4eea097334d6 204 #define CRYPTO_BITSET_MEM_BASE CRYPTO0_BITSET_MEM_BASE /**< Alias for CRYPTO0_BITSET_MEM_BASE */
Anna Bridge 142:4eea097334d6 205 #define CRYPTO_BITSET_MEM_SIZE CRYPTO0_BITSET_MEM_SIZE /**< Alias for CRYPTO0_BITSET_MEM_SIZE */
Anna Bridge 142:4eea097334d6 206 #define CRYPTO_BITSET_MEM_END CRYPTO0_BITSET_MEM_END /**< Alias for CRYPTO0_BITSET_MEM_END */
Anna Bridge 142:4eea097334d6 207 #define CRYPTO_BITSET_MEM_BITS CRYPTO0_BITSET_MEM_BITS /**< Alias for CRYPTO0_BITSET_MEM_BITS */
Anna Bridge 142:4eea097334d6 208 #define CRYPTO0_BITCLR_MEM_BASE ((uint32_t) 0x440F0000UL) /**< CRYPTO0_BITCLR base address */
Anna Bridge 142:4eea097334d6 209 #define CRYPTO0_BITCLR_MEM_SIZE ((uint32_t) 0x400UL) /**< CRYPTO0_BITCLR available address space */
Anna Bridge 142:4eea097334d6 210 #define CRYPTO0_BITCLR_MEM_END ((uint32_t) 0x440F03FFUL) /**< CRYPTO0_BITCLR end address */
Anna Bridge 142:4eea097334d6 211 #define CRYPTO0_BITCLR_MEM_BITS ((uint32_t) 0x0000000AUL) /**< CRYPTO0_BITCLR used bits */
Anna Bridge 142:4eea097334d6 212 #define CRYPTO_BITCLR_MEM_BASE CRYPTO0_BITCLR_MEM_BASE /**< Alias for CRYPTO0_BITCLR_MEM_BASE */
Anna Bridge 142:4eea097334d6 213 #define CRYPTO_BITCLR_MEM_SIZE CRYPTO0_BITCLR_MEM_SIZE /**< Alias for CRYPTO0_BITCLR_MEM_SIZE */
Anna Bridge 142:4eea097334d6 214 #define CRYPTO_BITCLR_MEM_END CRYPTO0_BITCLR_MEM_END /**< Alias for CRYPTO0_BITCLR_MEM_END */
Anna Bridge 142:4eea097334d6 215 #define CRYPTO_BITCLR_MEM_BITS CRYPTO0_BITCLR_MEM_BITS /**< Alias for CRYPTO0_BITCLR_MEM_BITS */
Anna Bridge 142:4eea097334d6 216 #define PER_BITSET_MEM_BASE ((uint32_t) 0x46000000UL) /**< PER_BITSET base address */
Anna Bridge 142:4eea097334d6 217 #define PER_BITSET_MEM_SIZE ((uint32_t) 0xF0000UL) /**< PER_BITSET available address space */
Anna Bridge 142:4eea097334d6 218 #define PER_BITSET_MEM_END ((uint32_t) 0x460EFFFFUL) /**< PER_BITSET end address */
Anna Bridge 142:4eea097334d6 219 #define PER_BITSET_MEM_BITS ((uint32_t) 0x00000014UL) /**< PER_BITSET used bits */
Anna Bridge 142:4eea097334d6 220 #define CRYPTO1_BITSET_MEM_BASE ((uint32_t) 0x460F0400UL) /**< CRYPTO1_BITSET base address */
Anna Bridge 142:4eea097334d6 221 #define CRYPTO1_BITSET_MEM_SIZE ((uint32_t) 0x400UL) /**< CRYPTO1_BITSET available address space */
Anna Bridge 142:4eea097334d6 222 #define CRYPTO1_BITSET_MEM_END ((uint32_t) 0x460F07FFUL) /**< CRYPTO1_BITSET end address */
Anna Bridge 142:4eea097334d6 223 #define CRYPTO1_BITSET_MEM_BITS ((uint32_t) 0x0000000AUL) /**< CRYPTO1_BITSET used bits */
Anna Bridge 142:4eea097334d6 224 #define RAM2_CODE_MEM_BASE ((uint32_t) 0x10040000UL) /**< RAM2_CODE base address */
Anna Bridge 142:4eea097334d6 225 #define RAM2_CODE_MEM_SIZE ((uint32_t) 0x800UL) /**< RAM2_CODE available address space */
Anna Bridge 142:4eea097334d6 226 #define RAM2_CODE_MEM_END ((uint32_t) 0x100407FFUL) /**< RAM2_CODE end address */
Anna Bridge 142:4eea097334d6 227 #define RAM2_CODE_MEM_BITS ((uint32_t) 0x0000000BUL) /**< RAM2_CODE used bits */
Anna Bridge 142:4eea097334d6 228 #define RAM_MEM_BASE ((uint32_t) 0x20000000UL) /**< RAM base address */
Anna Bridge 142:4eea097334d6 229 #define RAM_MEM_SIZE ((uint32_t) 0x20000UL) /**< RAM available address space */
Anna Bridge 142:4eea097334d6 230 #define RAM_MEM_END ((uint32_t) 0x2001FFFFUL) /**< RAM end address */
Anna Bridge 142:4eea097334d6 231 #define RAM_MEM_BITS ((uint32_t) 0x00000011UL) /**< RAM used bits */
Anna Bridge 142:4eea097334d6 232
Anna Bridge 142:4eea097334d6 233 /** Bit banding area */
Anna Bridge 142:4eea097334d6 234 #define BITBAND_PER_BASE ((uint32_t) 0x42000000UL) /**< Peripheral Address Space bit-band area */
Anna Bridge 142:4eea097334d6 235 #define BITBAND_RAM_BASE ((uint32_t) 0x22000000UL) /**< SRAM Address Space bit-band area */
Anna Bridge 142:4eea097334d6 236
Anna Bridge 142:4eea097334d6 237 /** Flash and SRAM limits for EFR32MG12P433F1024GL125 */
Anna Bridge 142:4eea097334d6 238 #define FLASH_BASE (0x00000000UL) /**< Flash Base Address */
Anna Bridge 142:4eea097334d6 239 #define FLASH_SIZE (0x00100000UL) /**< Available Flash Memory */
Anna Bridge 142:4eea097334d6 240 #define FLASH_PAGE_SIZE 2048 /**< Flash Memory page size (interleaving off) */
Anna Bridge 142:4eea097334d6 241 #define SRAM_BASE (0x20000000UL) /**< SRAM Base Address */
Anna Bridge 142:4eea097334d6 242 #define SRAM_SIZE (0x00040000UL) /**< Available SRAM Memory */
Anna Bridge 142:4eea097334d6 243 #define __CM4_REV 0x001 /**< Cortex-M4 Core revision r0p1 */
Anna Bridge 142:4eea097334d6 244 #define PRS_CHAN_COUNT 12 /**< Number of PRS channels */
Anna Bridge 142:4eea097334d6 245 #define DMA_CHAN_COUNT 8 /**< Number of DMA channels */
Anna Bridge 142:4eea097334d6 246 #define EXT_IRQ_COUNT 51 /**< Number of External (NVIC) interrupts */
Anna Bridge 142:4eea097334d6 247
Anna Bridge 142:4eea097334d6 248 /** AF channels connect the different on-chip peripherals with the af-mux */
Anna Bridge 142:4eea097334d6 249 #define AFCHAN_MAX 136
Anna Bridge 142:4eea097334d6 250 #define AFCHANLOC_MAX 32
Anna Bridge 142:4eea097334d6 251 /** Analog AF channels */
Anna Bridge 142:4eea097334d6 252 #define AFACHAN_MAX 125
Anna Bridge 142:4eea097334d6 253
Anna Bridge 142:4eea097334d6 254 /* Part number capabilities */
Anna Bridge 142:4eea097334d6 255
Anna Bridge 142:4eea097334d6 256 #define CRYPTO_PRESENT /**< CRYPTO is available in this part */
Anna Bridge 142:4eea097334d6 257 #define CRYPTO_COUNT 2 /**< 2 CRYPTOs available */
Anna Bridge 142:4eea097334d6 258 #define TIMER_PRESENT /**< TIMER is available in this part */
Anna Bridge 142:4eea097334d6 259 #define TIMER_COUNT 2 /**< 2 TIMERs available */
Anna Bridge 142:4eea097334d6 260 #define WTIMER_PRESENT /**< WTIMER is available in this part */
Anna Bridge 142:4eea097334d6 261 #define WTIMER_COUNT 2 /**< 2 WTIMERs available */
Anna Bridge 142:4eea097334d6 262 #define USART_PRESENT /**< USART is available in this part */
Anna Bridge 142:4eea097334d6 263 #define USART_COUNT 4 /**< 4 USARTs available */
Anna Bridge 142:4eea097334d6 264 #define LEUART_PRESENT /**< LEUART is available in this part */
Anna Bridge 142:4eea097334d6 265 #define LEUART_COUNT 1 /**< 1 LEUARTs available */
Anna Bridge 142:4eea097334d6 266 #define LETIMER_PRESENT /**< LETIMER is available in this part */
Anna Bridge 142:4eea097334d6 267 #define LETIMER_COUNT 1 /**< 1 LETIMERs available */
Anna Bridge 142:4eea097334d6 268 #define PCNT_PRESENT /**< PCNT is available in this part */
Anna Bridge 142:4eea097334d6 269 #define PCNT_COUNT 3 /**< 3 PCNTs available */
Anna Bridge 142:4eea097334d6 270 #define I2C_PRESENT /**< I2C is available in this part */
Anna Bridge 142:4eea097334d6 271 #define I2C_COUNT 2 /**< 2 I2Cs available */
Anna Bridge 142:4eea097334d6 272 #define ADC_PRESENT /**< ADC is available in this part */
Anna Bridge 142:4eea097334d6 273 #define ADC_COUNT 1 /**< 1 ADCs available */
Anna Bridge 142:4eea097334d6 274 #define ACMP_PRESENT /**< ACMP is available in this part */
Anna Bridge 142:4eea097334d6 275 #define ACMP_COUNT 2 /**< 2 ACMPs available */
Anna Bridge 142:4eea097334d6 276 #define IDAC_PRESENT /**< IDAC is available in this part */
Anna Bridge 142:4eea097334d6 277 #define IDAC_COUNT 1 /**< 1 IDACs available */
Anna Bridge 142:4eea097334d6 278 #define VDAC_PRESENT /**< VDAC is available in this part */
Anna Bridge 142:4eea097334d6 279 #define VDAC_COUNT 1 /**< 1 VDACs available */
Anna Bridge 142:4eea097334d6 280 #define WDOG_PRESENT /**< WDOG is available in this part */
Anna Bridge 142:4eea097334d6 281 #define WDOG_COUNT 2 /**< 2 WDOGs available */
Anna Bridge 142:4eea097334d6 282 #define TRNG_PRESENT /**< TRNG is available in this part */
Anna Bridge 142:4eea097334d6 283 #define TRNG_COUNT 1 /**< 1 TRNGs available */
Anna Bridge 142:4eea097334d6 284 #define SYSTICK_PRESENT
Anna Bridge 142:4eea097334d6 285 #define SYSTICK_COUNT 1
Anna Bridge 142:4eea097334d6 286 #define MSC_PRESENT
Anna Bridge 142:4eea097334d6 287 #define MSC_COUNT 1
Anna Bridge 142:4eea097334d6 288 #define EMU_PRESENT
Anna Bridge 142:4eea097334d6 289 #define EMU_COUNT 1
Anna Bridge 142:4eea097334d6 290 #define RMU_PRESENT
Anna Bridge 142:4eea097334d6 291 #define RMU_COUNT 1
Anna Bridge 142:4eea097334d6 292 #define CMU_PRESENT
Anna Bridge 142:4eea097334d6 293 #define CMU_COUNT 1
Anna Bridge 142:4eea097334d6 294 #define GPIO_PRESENT
Anna Bridge 142:4eea097334d6 295 #define GPIO_COUNT 1
Anna Bridge 142:4eea097334d6 296 #define PRS_PRESENT
Anna Bridge 142:4eea097334d6 297 #define PRS_COUNT 1
Anna Bridge 142:4eea097334d6 298 #define LDMA_PRESENT
Anna Bridge 142:4eea097334d6 299 #define LDMA_COUNT 1
Anna Bridge 142:4eea097334d6 300 #define FPUEH_PRESENT
Anna Bridge 142:4eea097334d6 301 #define FPUEH_COUNT 1
Anna Bridge 142:4eea097334d6 302 #define GPCRC_PRESENT
Anna Bridge 142:4eea097334d6 303 #define GPCRC_COUNT 1
Anna Bridge 142:4eea097334d6 304 #define CRYOTIMER_PRESENT
Anna Bridge 142:4eea097334d6 305 #define CRYOTIMER_COUNT 1
Anna Bridge 142:4eea097334d6 306 #define CSEN_PRESENT
Anna Bridge 142:4eea097334d6 307 #define CSEN_COUNT 1
Anna Bridge 142:4eea097334d6 308 #define LESENSE_PRESENT
Anna Bridge 142:4eea097334d6 309 #define LESENSE_COUNT 1
Anna Bridge 142:4eea097334d6 310 #define RTCC_PRESENT
Anna Bridge 142:4eea097334d6 311 #define RTCC_COUNT 1
Anna Bridge 142:4eea097334d6 312 #define ETM_PRESENT
Anna Bridge 142:4eea097334d6 313 #define ETM_COUNT 1
Anna Bridge 142:4eea097334d6 314 #define BOOTLOADER_PRESENT
Anna Bridge 142:4eea097334d6 315 #define BOOTLOADER_COUNT 1
Anna Bridge 142:4eea097334d6 316 #define SMU_PRESENT
Anna Bridge 142:4eea097334d6 317 #define SMU_COUNT 1
Anna Bridge 142:4eea097334d6 318
Anna Bridge 142:4eea097334d6 319 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
Anna Bridge 142:4eea097334d6 320 #include "system_efr32mg12p.h" /* System Header File */
Anna Bridge 142:4eea097334d6 321
Anna Bridge 142:4eea097334d6 322 /** @} End of group EFR32MG12P433F1024GL125_Part */
Anna Bridge 142:4eea097334d6 323
Anna Bridge 142:4eea097334d6 324 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 325 * @defgroup EFR32MG12P433F1024GL125_Peripheral_TypeDefs EFR32MG12P433F1024GL125 Peripheral TypeDefs
Anna Bridge 142:4eea097334d6 326 * @{
Anna Bridge 142:4eea097334d6 327 * @brief Device Specific Peripheral Register Structures
Anna Bridge 142:4eea097334d6 328 *****************************************************************************/
Anna Bridge 142:4eea097334d6 329
Anna Bridge 142:4eea097334d6 330 #include "efr32mg12p_msc.h"
Anna Bridge 142:4eea097334d6 331 #include "efr32mg12p_emu.h"
Anna Bridge 142:4eea097334d6 332 #include "efr32mg12p_rmu.h"
Anna Bridge 142:4eea097334d6 333 #include "efr32mg12p_cmu.h"
Anna Bridge 142:4eea097334d6 334 #include "efr32mg12p_crypto.h"
Anna Bridge 142:4eea097334d6 335 #include "efr32mg12p_gpio_p.h"
Anna Bridge 142:4eea097334d6 336 #include "efr32mg12p_gpio.h"
Anna Bridge 142:4eea097334d6 337 #include "efr32mg12p_prs_ch.h"
Anna Bridge 142:4eea097334d6 338 #include "efr32mg12p_prs.h"
Anna Bridge 142:4eea097334d6 339 #include "efr32mg12p_ldma_ch.h"
Anna Bridge 142:4eea097334d6 340 #include "efr32mg12p_ldma.h"
Anna Bridge 142:4eea097334d6 341 #include "efr32mg12p_fpueh.h"
Anna Bridge 142:4eea097334d6 342 #include "efr32mg12p_gpcrc.h"
Anna Bridge 142:4eea097334d6 343 #include "efr32mg12p_timer_cc.h"
Anna Bridge 142:4eea097334d6 344 #include "efr32mg12p_timer.h"
Anna Bridge 142:4eea097334d6 345 #include "efr32mg12p_usart.h"
Anna Bridge 142:4eea097334d6 346 #include "efr32mg12p_leuart.h"
Anna Bridge 142:4eea097334d6 347 #include "efr32mg12p_letimer.h"
Anna Bridge 142:4eea097334d6 348 #include "efr32mg12p_cryotimer.h"
Anna Bridge 142:4eea097334d6 349 #include "efr32mg12p_pcnt.h"
Anna Bridge 142:4eea097334d6 350 #include "efr32mg12p_i2c.h"
Anna Bridge 142:4eea097334d6 351 #include "efr32mg12p_adc.h"
Anna Bridge 142:4eea097334d6 352 #include "efr32mg12p_acmp.h"
Anna Bridge 142:4eea097334d6 353 #include "efr32mg12p_idac.h"
Anna Bridge 142:4eea097334d6 354 #include "efr32mg12p_vdac_opa.h"
Anna Bridge 142:4eea097334d6 355 #include "efr32mg12p_vdac.h"
Anna Bridge 142:4eea097334d6 356 #include "efr32mg12p_csen.h"
Anna Bridge 142:4eea097334d6 357 #include "efr32mg12p_lesense_st.h"
Anna Bridge 142:4eea097334d6 358 #include "efr32mg12p_lesense_buf.h"
Anna Bridge 142:4eea097334d6 359 #include "efr32mg12p_lesense_ch.h"
Anna Bridge 142:4eea097334d6 360 #include "efr32mg12p_lesense.h"
Anna Bridge 142:4eea097334d6 361 #include "efr32mg12p_rtcc_cc.h"
Anna Bridge 142:4eea097334d6 362 #include "efr32mg12p_rtcc_ret.h"
Anna Bridge 142:4eea097334d6 363 #include "efr32mg12p_rtcc.h"
Anna Bridge 142:4eea097334d6 364 #include "efr32mg12p_wdog_pch.h"
Anna Bridge 142:4eea097334d6 365 #include "efr32mg12p_wdog.h"
Anna Bridge 142:4eea097334d6 366 #include "efr32mg12p_etm.h"
Anna Bridge 142:4eea097334d6 367 #include "efr32mg12p_smu.h"
Anna Bridge 142:4eea097334d6 368 #include "efr32mg12p_trng.h"
Anna Bridge 142:4eea097334d6 369 #include "efr32mg12p_dma_descriptor.h"
Anna Bridge 142:4eea097334d6 370 #include "efr32mg12p_devinfo.h"
Anna Bridge 142:4eea097334d6 371 #include "efr32mg12p_romtable.h"
Anna Bridge 142:4eea097334d6 372
Anna Bridge 142:4eea097334d6 373 /** @} End of group EFR32MG12P433F1024GL125_Peripheral_TypeDefs */
Anna Bridge 142:4eea097334d6 374
Anna Bridge 142:4eea097334d6 375 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 376 * @defgroup EFR32MG12P433F1024GL125_Peripheral_Base EFR32MG12P433F1024GL125 Peripheral Memory Map
Anna Bridge 142:4eea097334d6 377 * @{
Anna Bridge 142:4eea097334d6 378 *****************************************************************************/
Anna Bridge 142:4eea097334d6 379
Anna Bridge 142:4eea097334d6 380 #define MSC_BASE (0x400E0000UL) /**< MSC base address */
Anna Bridge 142:4eea097334d6 381 #define EMU_BASE (0x400E3000UL) /**< EMU base address */
Anna Bridge 142:4eea097334d6 382 #define RMU_BASE (0x400E5000UL) /**< RMU base address */
Anna Bridge 142:4eea097334d6 383 #define CMU_BASE (0x400E4000UL) /**< CMU base address */
Anna Bridge 142:4eea097334d6 384 #define CRYPTO0_BASE (0x400F0000UL) /**< CRYPTO0 base address */
Anna Bridge 142:4eea097334d6 385 #define CRYPTO_BASE CRYPTO0_BASE /**< Alias for CRYPTO0 base address */
Anna Bridge 142:4eea097334d6 386 #define CRYPTO1_BASE (0x400F0400UL) /**< CRYPTO1 base address */
Anna Bridge 142:4eea097334d6 387 #define GPIO_BASE (0x4000A000UL) /**< GPIO base address */
Anna Bridge 142:4eea097334d6 388 #define PRS_BASE (0x400E6000UL) /**< PRS base address */
Anna Bridge 142:4eea097334d6 389 #define LDMA_BASE (0x400E2000UL) /**< LDMA base address */
Anna Bridge 142:4eea097334d6 390 #define FPUEH_BASE (0x400E1000UL) /**< FPUEH base address */
Anna Bridge 142:4eea097334d6 391 #define GPCRC_BASE (0x4001C000UL) /**< GPCRC base address */
Anna Bridge 142:4eea097334d6 392 #define TIMER0_BASE (0x40018000UL) /**< TIMER0 base address */
Anna Bridge 142:4eea097334d6 393 #define TIMER1_BASE (0x40018400UL) /**< TIMER1 base address */
Anna Bridge 142:4eea097334d6 394 #define WTIMER0_BASE (0x4001A000UL) /**< WTIMER0 base address */
Anna Bridge 142:4eea097334d6 395 #define WTIMER1_BASE (0x4001A400UL) /**< WTIMER1 base address */
Anna Bridge 142:4eea097334d6 396 #define USART0_BASE (0x40010000UL) /**< USART0 base address */
Anna Bridge 142:4eea097334d6 397 #define USART1_BASE (0x40010400UL) /**< USART1 base address */
Anna Bridge 142:4eea097334d6 398 #define USART2_BASE (0x40010800UL) /**< USART2 base address */
Anna Bridge 142:4eea097334d6 399 #define USART3_BASE (0x40010C00UL) /**< USART3 base address */
Anna Bridge 142:4eea097334d6 400 #define LEUART0_BASE (0x4004A000UL) /**< LEUART0 base address */
Anna Bridge 142:4eea097334d6 401 #define LETIMER0_BASE (0x40046000UL) /**< LETIMER0 base address */
Anna Bridge 142:4eea097334d6 402 #define CRYOTIMER_BASE (0x4001E000UL) /**< CRYOTIMER base address */
Anna Bridge 142:4eea097334d6 403 #define PCNT0_BASE (0x4004E000UL) /**< PCNT0 base address */
Anna Bridge 142:4eea097334d6 404 #define PCNT1_BASE (0x4004E400UL) /**< PCNT1 base address */
Anna Bridge 142:4eea097334d6 405 #define PCNT2_BASE (0x4004E800UL) /**< PCNT2 base address */
Anna Bridge 142:4eea097334d6 406 #define I2C0_BASE (0x4000C000UL) /**< I2C0 base address */
Anna Bridge 142:4eea097334d6 407 #define I2C1_BASE (0x4000C400UL) /**< I2C1 base address */
Anna Bridge 142:4eea097334d6 408 #define ADC0_BASE (0x40002000UL) /**< ADC0 base address */
Anna Bridge 142:4eea097334d6 409 #define ACMP0_BASE (0x40000000UL) /**< ACMP0 base address */
Anna Bridge 142:4eea097334d6 410 #define ACMP1_BASE (0x40000400UL) /**< ACMP1 base address */
Anna Bridge 142:4eea097334d6 411 #define IDAC0_BASE (0x40006000UL) /**< IDAC0 base address */
Anna Bridge 142:4eea097334d6 412 #define VDAC0_BASE (0x40008000UL) /**< VDAC0 base address */
Anna Bridge 142:4eea097334d6 413 #define CSEN_BASE (0x4001F000UL) /**< CSEN base address */
Anna Bridge 142:4eea097334d6 414 #define LESENSE_BASE (0x40055000UL) /**< LESENSE base address */
Anna Bridge 142:4eea097334d6 415 #define RTCC_BASE (0x40042000UL) /**< RTCC base address */
Anna Bridge 142:4eea097334d6 416 #define WDOG0_BASE (0x40052000UL) /**< WDOG0 base address */
Anna Bridge 142:4eea097334d6 417 #define WDOG1_BASE (0x40052400UL) /**< WDOG1 base address */
Anna Bridge 142:4eea097334d6 418 #define ETM_BASE (0xE0041000UL) /**< ETM base address */
Anna Bridge 142:4eea097334d6 419 #define SMU_BASE (0x40022000UL) /**< SMU base address */
Anna Bridge 142:4eea097334d6 420 #define TRNG0_BASE (0x4001D000UL) /**< TRNG0 base address */
Anna Bridge 142:4eea097334d6 421 #define DEVINFO_BASE (0x0FE081B0UL) /**< DEVINFO base address */
Anna Bridge 142:4eea097334d6 422 #define ROMTABLE_BASE (0xE00FFFD0UL) /**< ROMTABLE base address */
Anna Bridge 142:4eea097334d6 423 #define LOCKBITS_BASE (0x0FE04000UL) /**< Lock-bits page base address */
Anna Bridge 142:4eea097334d6 424 #define USERDATA_BASE (0x0FE00000UL) /**< User data page base address */
Anna Bridge 142:4eea097334d6 425
Anna Bridge 142:4eea097334d6 426 /** @} End of group EFR32MG12P433F1024GL125_Peripheral_Base */
Anna Bridge 142:4eea097334d6 427
Anna Bridge 142:4eea097334d6 428 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 429 * @defgroup EFR32MG12P433F1024GL125_Peripheral_Declaration EFR32MG12P433F1024GL125 Peripheral Declarations
Anna Bridge 142:4eea097334d6 430 * @{
Anna Bridge 142:4eea097334d6 431 *****************************************************************************/
Anna Bridge 142:4eea097334d6 432
Anna Bridge 142:4eea097334d6 433 #define MSC ((MSC_TypeDef *) MSC_BASE) /**< MSC base pointer */
Anna Bridge 142:4eea097334d6 434 #define EMU ((EMU_TypeDef *) EMU_BASE) /**< EMU base pointer */
Anna Bridge 142:4eea097334d6 435 #define RMU ((RMU_TypeDef *) RMU_BASE) /**< RMU base pointer */
Anna Bridge 142:4eea097334d6 436 #define CMU ((CMU_TypeDef *) CMU_BASE) /**< CMU base pointer */
Anna Bridge 142:4eea097334d6 437 #define CRYPTO0 ((CRYPTO_TypeDef *) CRYPTO0_BASE) /**< CRYPTO0 base pointer */
Anna Bridge 142:4eea097334d6 438 #define CRYPTO CRYPTO0 /**< Alias for CRYPTO0 base pointer */
Anna Bridge 142:4eea097334d6 439 #define CRYPTO1 ((CRYPTO_TypeDef *) CRYPTO1_BASE) /**< CRYPTO1 base pointer */
Anna Bridge 142:4eea097334d6 440 #define GPIO ((GPIO_TypeDef *) GPIO_BASE) /**< GPIO base pointer */
Anna Bridge 142:4eea097334d6 441 #define PRS ((PRS_TypeDef *) PRS_BASE) /**< PRS base pointer */
Anna Bridge 142:4eea097334d6 442 #define LDMA ((LDMA_TypeDef *) LDMA_BASE) /**< LDMA base pointer */
Anna Bridge 142:4eea097334d6 443 #define FPUEH ((FPUEH_TypeDef *) FPUEH_BASE) /**< FPUEH base pointer */
Anna Bridge 142:4eea097334d6 444 #define GPCRC ((GPCRC_TypeDef *) GPCRC_BASE) /**< GPCRC base pointer */
Anna Bridge 142:4eea097334d6 445 #define TIMER0 ((TIMER_TypeDef *) TIMER0_BASE) /**< TIMER0 base pointer */
Anna Bridge 142:4eea097334d6 446 #define TIMER1 ((TIMER_TypeDef *) TIMER1_BASE) /**< TIMER1 base pointer */
Anna Bridge 142:4eea097334d6 447 #define WTIMER0 ((TIMER_TypeDef *) WTIMER0_BASE) /**< WTIMER0 base pointer */
Anna Bridge 142:4eea097334d6 448 #define WTIMER1 ((TIMER_TypeDef *) WTIMER1_BASE) /**< WTIMER1 base pointer */
Anna Bridge 142:4eea097334d6 449 #define USART0 ((USART_TypeDef *) USART0_BASE) /**< USART0 base pointer */
Anna Bridge 142:4eea097334d6 450 #define USART1 ((USART_TypeDef *) USART1_BASE) /**< USART1 base pointer */
Anna Bridge 142:4eea097334d6 451 #define USART2 ((USART_TypeDef *) USART2_BASE) /**< USART2 base pointer */
Anna Bridge 142:4eea097334d6 452 #define USART3 ((USART_TypeDef *) USART3_BASE) /**< USART3 base pointer */
Anna Bridge 142:4eea097334d6 453 #define LEUART0 ((LEUART_TypeDef *) LEUART0_BASE) /**< LEUART0 base pointer */
Anna Bridge 142:4eea097334d6 454 #define LETIMER0 ((LETIMER_TypeDef *) LETIMER0_BASE) /**< LETIMER0 base pointer */
Anna Bridge 142:4eea097334d6 455 #define CRYOTIMER ((CRYOTIMER_TypeDef *) CRYOTIMER_BASE) /**< CRYOTIMER base pointer */
Anna Bridge 142:4eea097334d6 456 #define PCNT0 ((PCNT_TypeDef *) PCNT0_BASE) /**< PCNT0 base pointer */
Anna Bridge 142:4eea097334d6 457 #define PCNT1 ((PCNT_TypeDef *) PCNT1_BASE) /**< PCNT1 base pointer */
Anna Bridge 142:4eea097334d6 458 #define PCNT2 ((PCNT_TypeDef *) PCNT2_BASE) /**< PCNT2 base pointer */
Anna Bridge 142:4eea097334d6 459 #define I2C0 ((I2C_TypeDef *) I2C0_BASE) /**< I2C0 base pointer */
Anna Bridge 142:4eea097334d6 460 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) /**< I2C1 base pointer */
Anna Bridge 142:4eea097334d6 461 #define ADC0 ((ADC_TypeDef *) ADC0_BASE) /**< ADC0 base pointer */
Anna Bridge 142:4eea097334d6 462 #define ACMP0 ((ACMP_TypeDef *) ACMP0_BASE) /**< ACMP0 base pointer */
Anna Bridge 142:4eea097334d6 463 #define ACMP1 ((ACMP_TypeDef *) ACMP1_BASE) /**< ACMP1 base pointer */
Anna Bridge 142:4eea097334d6 464 #define IDAC0 ((IDAC_TypeDef *) IDAC0_BASE) /**< IDAC0 base pointer */
Anna Bridge 142:4eea097334d6 465 #define VDAC0 ((VDAC_TypeDef *) VDAC0_BASE) /**< VDAC0 base pointer */
Anna Bridge 142:4eea097334d6 466 #define CSEN ((CSEN_TypeDef *) CSEN_BASE) /**< CSEN base pointer */
Anna Bridge 142:4eea097334d6 467 #define LESENSE ((LESENSE_TypeDef *) LESENSE_BASE) /**< LESENSE base pointer */
Anna Bridge 142:4eea097334d6 468 #define RTCC ((RTCC_TypeDef *) RTCC_BASE) /**< RTCC base pointer */
Anna Bridge 142:4eea097334d6 469 #define WDOG0 ((WDOG_TypeDef *) WDOG0_BASE) /**< WDOG0 base pointer */
Anna Bridge 142:4eea097334d6 470 #define WDOG1 ((WDOG_TypeDef *) WDOG1_BASE) /**< WDOG1 base pointer */
Anna Bridge 142:4eea097334d6 471 #define ETM ((ETM_TypeDef *) ETM_BASE) /**< ETM base pointer */
Anna Bridge 142:4eea097334d6 472 #define SMU ((SMU_TypeDef *) SMU_BASE) /**< SMU base pointer */
Anna Bridge 142:4eea097334d6 473 #define TRNG0 ((TRNG_TypeDef *) TRNG0_BASE) /**< TRNG0 base pointer */
Anna Bridge 142:4eea097334d6 474 #define DEVINFO ((DEVINFO_TypeDef *) DEVINFO_BASE) /**< DEVINFO base pointer */
Anna Bridge 142:4eea097334d6 475 #define ROMTABLE ((ROMTABLE_TypeDef *) ROMTABLE_BASE) /**< ROMTABLE base pointer */
Anna Bridge 142:4eea097334d6 476
Anna Bridge 142:4eea097334d6 477 /** @} End of group EFR32MG12P433F1024GL125_Peripheral_Declaration */
Anna Bridge 142:4eea097334d6 478
Anna Bridge 142:4eea097334d6 479 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 480 * @defgroup EFR32MG12P433F1024GL125_Peripheral_Offsets EFR32MG12P433F1024GL125 Peripheral Offsets
Anna Bridge 142:4eea097334d6 481 * @{
Anna Bridge 142:4eea097334d6 482 *****************************************************************************/
Anna Bridge 142:4eea097334d6 483
Anna Bridge 142:4eea097334d6 484 #define CRYPTO_OFFSET 0x400 /**< Offset in bytes between CRYPTO instances */
Anna Bridge 142:4eea097334d6 485 #define TIMER_OFFSET 0x400 /**< Offset in bytes between TIMER instances */
Anna Bridge 142:4eea097334d6 486 #define WTIMER_OFFSET 0x400 /**< Offset in bytes between WTIMER instances */
Anna Bridge 142:4eea097334d6 487 #define USART_OFFSET 0x400 /**< Offset in bytes between USART instances */
Anna Bridge 142:4eea097334d6 488 #define LEUART_OFFSET 0x400 /**< Offset in bytes between LEUART instances */
Anna Bridge 142:4eea097334d6 489 #define LETIMER_OFFSET 0x400 /**< Offset in bytes between LETIMER instances */
Anna Bridge 142:4eea097334d6 490 #define PCNT_OFFSET 0x400 /**< Offset in bytes between PCNT instances */
Anna Bridge 142:4eea097334d6 491 #define I2C_OFFSET 0x400 /**< Offset in bytes between I2C instances */
Anna Bridge 142:4eea097334d6 492 #define ADC_OFFSET 0x400 /**< Offset in bytes between ADC instances */
Anna Bridge 142:4eea097334d6 493 #define ACMP_OFFSET 0x400 /**< Offset in bytes between ACMP instances */
Anna Bridge 142:4eea097334d6 494 #define IDAC_OFFSET 0x400 /**< Offset in bytes between IDAC instances */
Anna Bridge 142:4eea097334d6 495 #define VDAC_OFFSET 0x400 /**< Offset in bytes between VDAC instances */
Anna Bridge 142:4eea097334d6 496 #define WDOG_OFFSET 0x400 /**< Offset in bytes between WDOG instances */
Anna Bridge 142:4eea097334d6 497 #define TRNG_OFFSET 0x400 /**< Offset in bytes between TRNG instances */
Anna Bridge 142:4eea097334d6 498
Anna Bridge 142:4eea097334d6 499 /** @} End of group EFR32MG12P433F1024GL125_Peripheral_Offsets */
Anna Bridge 142:4eea097334d6 500
Anna Bridge 142:4eea097334d6 501
Anna Bridge 142:4eea097334d6 502 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 503 * @defgroup EFR32MG12P433F1024GL125_BitFields EFR32MG12P433F1024GL125 Bit Fields
Anna Bridge 142:4eea097334d6 504 * @{
Anna Bridge 142:4eea097334d6 505 *****************************************************************************/
Anna Bridge 142:4eea097334d6 506
Anna Bridge 142:4eea097334d6 507 #include "efr32mg12p_prs_signals.h"
Anna Bridge 142:4eea097334d6 508 #include "efr32mg12p_dmareq.h"
Anna Bridge 142:4eea097334d6 509
Anna Bridge 142:4eea097334d6 510 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 511 * @defgroup EFR32MG12P433F1024GL125_WTIMER_BitFields EFR32MG12P433F1024GL125_WTIMER Bit Fields
Anna Bridge 142:4eea097334d6 512 * @{
Anna Bridge 142:4eea097334d6 513 *****************************************************************************/
Anna Bridge 142:4eea097334d6 514
Anna Bridge 142:4eea097334d6 515 /* Bit fields for WTIMER CTRL */
Anna Bridge 142:4eea097334d6 516 #define _WTIMER_CTRL_RESETVALUE 0x00000000UL /**< Default value for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 517 #define _WTIMER_CTRL_MASK 0x3F032FFBUL /**< Mask for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 518 #define _WTIMER_CTRL_MODE_SHIFT 0 /**< Shift value for TIMER_MODE */
Anna Bridge 142:4eea097334d6 519 #define _WTIMER_CTRL_MODE_MASK 0x3UL /**< Bit mask for TIMER_MODE */
Anna Bridge 142:4eea097334d6 520 #define _WTIMER_CTRL_MODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 521 #define _WTIMER_CTRL_MODE_UP 0x00000000UL /**< Mode UP for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 522 #define _WTIMER_CTRL_MODE_DOWN 0x00000001UL /**< Mode DOWN for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 523 #define _WTIMER_CTRL_MODE_UPDOWN 0x00000002UL /**< Mode UPDOWN for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 524 #define _WTIMER_CTRL_MODE_QDEC 0x00000003UL /**< Mode QDEC for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 525 #define WTIMER_CTRL_MODE_DEFAULT (_WTIMER_CTRL_MODE_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 526 #define WTIMER_CTRL_MODE_UP (_WTIMER_CTRL_MODE_UP << 0) /**< Shifted mode UP for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 527 #define WTIMER_CTRL_MODE_DOWN (_WTIMER_CTRL_MODE_DOWN << 0) /**< Shifted mode DOWN for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 528 #define WTIMER_CTRL_MODE_UPDOWN (_WTIMER_CTRL_MODE_UPDOWN << 0) /**< Shifted mode UPDOWN for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 529 #define WTIMER_CTRL_MODE_QDEC (_WTIMER_CTRL_MODE_QDEC << 0) /**< Shifted mode QDEC for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 530 #define WTIMER_CTRL_SYNC (0x1UL << 3) /**< Timer Start/Stop/Reload Synchronization */
Anna Bridge 142:4eea097334d6 531 #define _WTIMER_CTRL_SYNC_SHIFT 3 /**< Shift value for TIMER_SYNC */
Anna Bridge 142:4eea097334d6 532 #define _WTIMER_CTRL_SYNC_MASK 0x8UL /**< Bit mask for TIMER_SYNC */
Anna Bridge 142:4eea097334d6 533 #define _WTIMER_CTRL_SYNC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 534 #define WTIMER_CTRL_SYNC_DEFAULT (_WTIMER_CTRL_SYNC_DEFAULT << 3) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 535 #define WTIMER_CTRL_OSMEN (0x1UL << 4) /**< One-shot Mode Enable */
Anna Bridge 142:4eea097334d6 536 #define _WTIMER_CTRL_OSMEN_SHIFT 4 /**< Shift value for TIMER_OSMEN */
Anna Bridge 142:4eea097334d6 537 #define _WTIMER_CTRL_OSMEN_MASK 0x10UL /**< Bit mask for TIMER_OSMEN */
Anna Bridge 142:4eea097334d6 538 #define _WTIMER_CTRL_OSMEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 539 #define WTIMER_CTRL_OSMEN_DEFAULT (_WTIMER_CTRL_OSMEN_DEFAULT << 4) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 540 #define WTIMER_CTRL_QDM (0x1UL << 5) /**< Quadrature Decoder Mode Selection */
Anna Bridge 142:4eea097334d6 541 #define _WTIMER_CTRL_QDM_SHIFT 5 /**< Shift value for TIMER_QDM */
Anna Bridge 142:4eea097334d6 542 #define _WTIMER_CTRL_QDM_MASK 0x20UL /**< Bit mask for TIMER_QDM */
Anna Bridge 142:4eea097334d6 543 #define _WTIMER_CTRL_QDM_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 544 #define _WTIMER_CTRL_QDM_X2 0x00000000UL /**< Mode X2 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 545 #define _WTIMER_CTRL_QDM_X4 0x00000001UL /**< Mode X4 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 546 #define WTIMER_CTRL_QDM_DEFAULT (_WTIMER_CTRL_QDM_DEFAULT << 5) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 547 #define WTIMER_CTRL_QDM_X2 (_WTIMER_CTRL_QDM_X2 << 5) /**< Shifted mode X2 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 548 #define WTIMER_CTRL_QDM_X4 (_WTIMER_CTRL_QDM_X4 << 5) /**< Shifted mode X4 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 549 #define WTIMER_CTRL_DEBUGRUN (0x1UL << 6) /**< Debug Mode Run Enable */
Anna Bridge 142:4eea097334d6 550 #define _WTIMER_CTRL_DEBUGRUN_SHIFT 6 /**< Shift value for TIMER_DEBUGRUN */
Anna Bridge 142:4eea097334d6 551 #define _WTIMER_CTRL_DEBUGRUN_MASK 0x40UL /**< Bit mask for TIMER_DEBUGRUN */
Anna Bridge 142:4eea097334d6 552 #define _WTIMER_CTRL_DEBUGRUN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 553 #define WTIMER_CTRL_DEBUGRUN_DEFAULT (_WTIMER_CTRL_DEBUGRUN_DEFAULT << 6) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 554 #define WTIMER_CTRL_DMACLRACT (0x1UL << 7) /**< DMA Request Clear on Active */
Anna Bridge 142:4eea097334d6 555 #define _WTIMER_CTRL_DMACLRACT_SHIFT 7 /**< Shift value for TIMER_DMACLRACT */
Anna Bridge 142:4eea097334d6 556 #define _WTIMER_CTRL_DMACLRACT_MASK 0x80UL /**< Bit mask for TIMER_DMACLRACT */
Anna Bridge 142:4eea097334d6 557 #define _WTIMER_CTRL_DMACLRACT_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 558 #define WTIMER_CTRL_DMACLRACT_DEFAULT (_WTIMER_CTRL_DMACLRACT_DEFAULT << 7) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 559 #define _WTIMER_CTRL_RISEA_SHIFT 8 /**< Shift value for TIMER_RISEA */
Anna Bridge 142:4eea097334d6 560 #define _WTIMER_CTRL_RISEA_MASK 0x300UL /**< Bit mask for TIMER_RISEA */
Anna Bridge 142:4eea097334d6 561 #define _WTIMER_CTRL_RISEA_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 562 #define _WTIMER_CTRL_RISEA_NONE 0x00000000UL /**< Mode NONE for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 563 #define _WTIMER_CTRL_RISEA_START 0x00000001UL /**< Mode START for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 564 #define _WTIMER_CTRL_RISEA_STOP 0x00000002UL /**< Mode STOP for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 565 #define _WTIMER_CTRL_RISEA_RELOADSTART 0x00000003UL /**< Mode RELOADSTART for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 566 #define WTIMER_CTRL_RISEA_DEFAULT (_WTIMER_CTRL_RISEA_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 567 #define WTIMER_CTRL_RISEA_NONE (_WTIMER_CTRL_RISEA_NONE << 8) /**< Shifted mode NONE for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 568 #define WTIMER_CTRL_RISEA_START (_WTIMER_CTRL_RISEA_START << 8) /**< Shifted mode START for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 569 #define WTIMER_CTRL_RISEA_STOP (_WTIMER_CTRL_RISEA_STOP << 8) /**< Shifted mode STOP for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 570 #define WTIMER_CTRL_RISEA_RELOADSTART (_WTIMER_CTRL_RISEA_RELOADSTART << 8) /**< Shifted mode RELOADSTART for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 571 #define _WTIMER_CTRL_FALLA_SHIFT 10 /**< Shift value for TIMER_FALLA */
Anna Bridge 142:4eea097334d6 572 #define _WTIMER_CTRL_FALLA_MASK 0xC00UL /**< Bit mask for TIMER_FALLA */
Anna Bridge 142:4eea097334d6 573 #define _WTIMER_CTRL_FALLA_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 574 #define _WTIMER_CTRL_FALLA_NONE 0x00000000UL /**< Mode NONE for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 575 #define _WTIMER_CTRL_FALLA_START 0x00000001UL /**< Mode START for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 576 #define _WTIMER_CTRL_FALLA_STOP 0x00000002UL /**< Mode STOP for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 577 #define _WTIMER_CTRL_FALLA_RELOADSTART 0x00000003UL /**< Mode RELOADSTART for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 578 #define WTIMER_CTRL_FALLA_DEFAULT (_WTIMER_CTRL_FALLA_DEFAULT << 10) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 579 #define WTIMER_CTRL_FALLA_NONE (_WTIMER_CTRL_FALLA_NONE << 10) /**< Shifted mode NONE for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 580 #define WTIMER_CTRL_FALLA_START (_WTIMER_CTRL_FALLA_START << 10) /**< Shifted mode START for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 581 #define WTIMER_CTRL_FALLA_STOP (_WTIMER_CTRL_FALLA_STOP << 10) /**< Shifted mode STOP for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 582 #define WTIMER_CTRL_FALLA_RELOADSTART (_WTIMER_CTRL_FALLA_RELOADSTART << 10) /**< Shifted mode RELOADSTART for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 583 #define WTIMER_CTRL_X2CNT (0x1UL << 13) /**< 2x Count Mode */
Anna Bridge 142:4eea097334d6 584 #define _WTIMER_CTRL_X2CNT_SHIFT 13 /**< Shift value for TIMER_X2CNT */
Anna Bridge 142:4eea097334d6 585 #define _WTIMER_CTRL_X2CNT_MASK 0x2000UL /**< Bit mask for TIMER_X2CNT */
Anna Bridge 142:4eea097334d6 586 #define _WTIMER_CTRL_X2CNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 587 #define WTIMER_CTRL_X2CNT_DEFAULT (_WTIMER_CTRL_X2CNT_DEFAULT << 13) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 588 #define _WTIMER_CTRL_CLKSEL_SHIFT 16 /**< Shift value for TIMER_CLKSEL */
Anna Bridge 142:4eea097334d6 589 #define _WTIMER_CTRL_CLKSEL_MASK 0x30000UL /**< Bit mask for TIMER_CLKSEL */
Anna Bridge 142:4eea097334d6 590 #define _WTIMER_CTRL_CLKSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 591 #define _WTIMER_CTRL_CLKSEL_PRESCHFPERCLK 0x00000000UL /**< Mode PRESCHFPERCLK for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 592 #define _WTIMER_CTRL_CLKSEL_CC1 0x00000001UL /**< Mode CC1 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 593 #define _WTIMER_CTRL_CLKSEL_TIMEROUF 0x00000002UL /**< Mode TIMEROUF for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 594 #define WTIMER_CTRL_CLKSEL_DEFAULT (_WTIMER_CTRL_CLKSEL_DEFAULT << 16) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 595 #define WTIMER_CTRL_CLKSEL_PRESCHFPERCLK (_WTIMER_CTRL_CLKSEL_PRESCHFPERCLK << 16) /**< Shifted mode PRESCHFPERCLK for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 596 #define WTIMER_CTRL_CLKSEL_CC1 (_WTIMER_CTRL_CLKSEL_CC1 << 16) /**< Shifted mode CC1 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 597 #define WTIMER_CTRL_CLKSEL_TIMEROUF (_WTIMER_CTRL_CLKSEL_TIMEROUF << 16) /**< Shifted mode TIMEROUF for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 598 #define _WTIMER_CTRL_PRESC_SHIFT 24 /**< Shift value for TIMER_PRESC */
Anna Bridge 142:4eea097334d6 599 #define _WTIMER_CTRL_PRESC_MASK 0xF000000UL /**< Bit mask for TIMER_PRESC */
Anna Bridge 142:4eea097334d6 600 #define _WTIMER_CTRL_PRESC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 601 #define _WTIMER_CTRL_PRESC_DIV1 0x00000000UL /**< Mode DIV1 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 602 #define _WTIMER_CTRL_PRESC_DIV2 0x00000001UL /**< Mode DIV2 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 603 #define _WTIMER_CTRL_PRESC_DIV4 0x00000002UL /**< Mode DIV4 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 604 #define _WTIMER_CTRL_PRESC_DIV8 0x00000003UL /**< Mode DIV8 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 605 #define _WTIMER_CTRL_PRESC_DIV16 0x00000004UL /**< Mode DIV16 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 606 #define _WTIMER_CTRL_PRESC_DIV32 0x00000005UL /**< Mode DIV32 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 607 #define _WTIMER_CTRL_PRESC_DIV64 0x00000006UL /**< Mode DIV64 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 608 #define _WTIMER_CTRL_PRESC_DIV128 0x00000007UL /**< Mode DIV128 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 609 #define _WTIMER_CTRL_PRESC_DIV256 0x00000008UL /**< Mode DIV256 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 610 #define _WTIMER_CTRL_PRESC_DIV512 0x00000009UL /**< Mode DIV512 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 611 #define _WTIMER_CTRL_PRESC_DIV1024 0x0000000AUL /**< Mode DIV1024 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 612 #define WTIMER_CTRL_PRESC_DEFAULT (_WTIMER_CTRL_PRESC_DEFAULT << 24) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 613 #define WTIMER_CTRL_PRESC_DIV1 (_WTIMER_CTRL_PRESC_DIV1 << 24) /**< Shifted mode DIV1 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 614 #define WTIMER_CTRL_PRESC_DIV2 (_WTIMER_CTRL_PRESC_DIV2 << 24) /**< Shifted mode DIV2 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 615 #define WTIMER_CTRL_PRESC_DIV4 (_WTIMER_CTRL_PRESC_DIV4 << 24) /**< Shifted mode DIV4 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 616 #define WTIMER_CTRL_PRESC_DIV8 (_WTIMER_CTRL_PRESC_DIV8 << 24) /**< Shifted mode DIV8 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 617 #define WTIMER_CTRL_PRESC_DIV16 (_WTIMER_CTRL_PRESC_DIV16 << 24) /**< Shifted mode DIV16 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 618 #define WTIMER_CTRL_PRESC_DIV32 (_WTIMER_CTRL_PRESC_DIV32 << 24) /**< Shifted mode DIV32 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 619 #define WTIMER_CTRL_PRESC_DIV64 (_WTIMER_CTRL_PRESC_DIV64 << 24) /**< Shifted mode DIV64 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 620 #define WTIMER_CTRL_PRESC_DIV128 (_WTIMER_CTRL_PRESC_DIV128 << 24) /**< Shifted mode DIV128 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 621 #define WTIMER_CTRL_PRESC_DIV256 (_WTIMER_CTRL_PRESC_DIV256 << 24) /**< Shifted mode DIV256 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 622 #define WTIMER_CTRL_PRESC_DIV512 (_WTIMER_CTRL_PRESC_DIV512 << 24) /**< Shifted mode DIV512 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 623 #define WTIMER_CTRL_PRESC_DIV1024 (_WTIMER_CTRL_PRESC_DIV1024 << 24) /**< Shifted mode DIV1024 for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 624 #define WTIMER_CTRL_ATI (0x1UL << 28) /**< Always Track Inputs */
Anna Bridge 142:4eea097334d6 625 #define _WTIMER_CTRL_ATI_SHIFT 28 /**< Shift value for TIMER_ATI */
Anna Bridge 142:4eea097334d6 626 #define _WTIMER_CTRL_ATI_MASK 0x10000000UL /**< Bit mask for TIMER_ATI */
Anna Bridge 142:4eea097334d6 627 #define _WTIMER_CTRL_ATI_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 628 #define WTIMER_CTRL_ATI_DEFAULT (_WTIMER_CTRL_ATI_DEFAULT << 28) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 629 #define WTIMER_CTRL_RSSCOIST (0x1UL << 29) /**< Reload-Start Sets Compare Output initial State */
Anna Bridge 142:4eea097334d6 630 #define _WTIMER_CTRL_RSSCOIST_SHIFT 29 /**< Shift value for TIMER_RSSCOIST */
Anna Bridge 142:4eea097334d6 631 #define _WTIMER_CTRL_RSSCOIST_MASK 0x20000000UL /**< Bit mask for TIMER_RSSCOIST */
Anna Bridge 142:4eea097334d6 632 #define _WTIMER_CTRL_RSSCOIST_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 633 #define WTIMER_CTRL_RSSCOIST_DEFAULT (_WTIMER_CTRL_RSSCOIST_DEFAULT << 29) /**< Shifted mode DEFAULT for WTIMER_CTRL */
Anna Bridge 142:4eea097334d6 634
Anna Bridge 142:4eea097334d6 635 /* Bit fields for WTIMER CMD */
Anna Bridge 142:4eea097334d6 636 #define _WTIMER_CMD_RESETVALUE 0x00000000UL /**< Default value for WTIMER_CMD */
Anna Bridge 142:4eea097334d6 637 #define _WTIMER_CMD_MASK 0x00000003UL /**< Mask for WTIMER_CMD */
Anna Bridge 142:4eea097334d6 638 #define WTIMER_CMD_START (0x1UL << 0) /**< Start Timer */
Anna Bridge 142:4eea097334d6 639 #define _WTIMER_CMD_START_SHIFT 0 /**< Shift value for TIMER_START */
Anna Bridge 142:4eea097334d6 640 #define _WTIMER_CMD_START_MASK 0x1UL /**< Bit mask for TIMER_START */
Anna Bridge 142:4eea097334d6 641 #define _WTIMER_CMD_START_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CMD */
Anna Bridge 142:4eea097334d6 642 #define WTIMER_CMD_START_DEFAULT (_WTIMER_CMD_START_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_CMD */
Anna Bridge 142:4eea097334d6 643 #define WTIMER_CMD_STOP (0x1UL << 1) /**< Stop Timer */
Anna Bridge 142:4eea097334d6 644 #define _WTIMER_CMD_STOP_SHIFT 1 /**< Shift value for TIMER_STOP */
Anna Bridge 142:4eea097334d6 645 #define _WTIMER_CMD_STOP_MASK 0x2UL /**< Bit mask for TIMER_STOP */
Anna Bridge 142:4eea097334d6 646 #define _WTIMER_CMD_STOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CMD */
Anna Bridge 142:4eea097334d6 647 #define WTIMER_CMD_STOP_DEFAULT (_WTIMER_CMD_STOP_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_CMD */
Anna Bridge 142:4eea097334d6 648
Anna Bridge 142:4eea097334d6 649 /* Bit fields for WTIMER STATUS */
Anna Bridge 142:4eea097334d6 650 #define _WTIMER_STATUS_RESETVALUE 0x00000000UL /**< Default value for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 651 #define _WTIMER_STATUS_MASK 0x0F0F0F07UL /**< Mask for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 652 #define WTIMER_STATUS_RUNNING (0x1UL << 0) /**< Running */
Anna Bridge 142:4eea097334d6 653 #define _WTIMER_STATUS_RUNNING_SHIFT 0 /**< Shift value for TIMER_RUNNING */
Anna Bridge 142:4eea097334d6 654 #define _WTIMER_STATUS_RUNNING_MASK 0x1UL /**< Bit mask for TIMER_RUNNING */
Anna Bridge 142:4eea097334d6 655 #define _WTIMER_STATUS_RUNNING_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 656 #define WTIMER_STATUS_RUNNING_DEFAULT (_WTIMER_STATUS_RUNNING_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 657 #define WTIMER_STATUS_DIR (0x1UL << 1) /**< Direction */
Anna Bridge 142:4eea097334d6 658 #define _WTIMER_STATUS_DIR_SHIFT 1 /**< Shift value for TIMER_DIR */
Anna Bridge 142:4eea097334d6 659 #define _WTIMER_STATUS_DIR_MASK 0x2UL /**< Bit mask for TIMER_DIR */
Anna Bridge 142:4eea097334d6 660 #define _WTIMER_STATUS_DIR_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 661 #define _WTIMER_STATUS_DIR_UP 0x00000000UL /**< Mode UP for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 662 #define _WTIMER_STATUS_DIR_DOWN 0x00000001UL /**< Mode DOWN for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 663 #define WTIMER_STATUS_DIR_DEFAULT (_WTIMER_STATUS_DIR_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 664 #define WTIMER_STATUS_DIR_UP (_WTIMER_STATUS_DIR_UP << 1) /**< Shifted mode UP for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 665 #define WTIMER_STATUS_DIR_DOWN (_WTIMER_STATUS_DIR_DOWN << 1) /**< Shifted mode DOWN for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 666 #define WTIMER_STATUS_TOPBV (0x1UL << 2) /**< TOPB Valid */
Anna Bridge 142:4eea097334d6 667 #define _WTIMER_STATUS_TOPBV_SHIFT 2 /**< Shift value for TIMER_TOPBV */
Anna Bridge 142:4eea097334d6 668 #define _WTIMER_STATUS_TOPBV_MASK 0x4UL /**< Bit mask for TIMER_TOPBV */
Anna Bridge 142:4eea097334d6 669 #define _WTIMER_STATUS_TOPBV_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 670 #define WTIMER_STATUS_TOPBV_DEFAULT (_WTIMER_STATUS_TOPBV_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 671 #define WTIMER_STATUS_CCVBV0 (0x1UL << 8) /**< CC0 CCVB Valid */
Anna Bridge 142:4eea097334d6 672 #define _WTIMER_STATUS_CCVBV0_SHIFT 8 /**< Shift value for TIMER_CCVBV0 */
Anna Bridge 142:4eea097334d6 673 #define _WTIMER_STATUS_CCVBV0_MASK 0x100UL /**< Bit mask for TIMER_CCVBV0 */
Anna Bridge 142:4eea097334d6 674 #define _WTIMER_STATUS_CCVBV0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 675 #define WTIMER_STATUS_CCVBV0_DEFAULT (_WTIMER_STATUS_CCVBV0_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 676 #define WTIMER_STATUS_CCVBV1 (0x1UL << 9) /**< CC1 CCVB Valid */
Anna Bridge 142:4eea097334d6 677 #define _WTIMER_STATUS_CCVBV1_SHIFT 9 /**< Shift value for TIMER_CCVBV1 */
Anna Bridge 142:4eea097334d6 678 #define _WTIMER_STATUS_CCVBV1_MASK 0x200UL /**< Bit mask for TIMER_CCVBV1 */
Anna Bridge 142:4eea097334d6 679 #define _WTIMER_STATUS_CCVBV1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 680 #define WTIMER_STATUS_CCVBV1_DEFAULT (_WTIMER_STATUS_CCVBV1_DEFAULT << 9) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 681 #define WTIMER_STATUS_CCVBV2 (0x1UL << 10) /**< CC2 CCVB Valid */
Anna Bridge 142:4eea097334d6 682 #define _WTIMER_STATUS_CCVBV2_SHIFT 10 /**< Shift value for TIMER_CCVBV2 */
Anna Bridge 142:4eea097334d6 683 #define _WTIMER_STATUS_CCVBV2_MASK 0x400UL /**< Bit mask for TIMER_CCVBV2 */
Anna Bridge 142:4eea097334d6 684 #define _WTIMER_STATUS_CCVBV2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 685 #define WTIMER_STATUS_CCVBV2_DEFAULT (_WTIMER_STATUS_CCVBV2_DEFAULT << 10) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 686 #define WTIMER_STATUS_CCVBV3 (0x1UL << 11) /**< CC3 CCVB Valid */
Anna Bridge 142:4eea097334d6 687 #define _WTIMER_STATUS_CCVBV3_SHIFT 11 /**< Shift value for TIMER_CCVBV3 */
Anna Bridge 142:4eea097334d6 688 #define _WTIMER_STATUS_CCVBV3_MASK 0x800UL /**< Bit mask for TIMER_CCVBV3 */
Anna Bridge 142:4eea097334d6 689 #define _WTIMER_STATUS_CCVBV3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 690 #define WTIMER_STATUS_CCVBV3_DEFAULT (_WTIMER_STATUS_CCVBV3_DEFAULT << 11) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 691 #define WTIMER_STATUS_ICV0 (0x1UL << 16) /**< CC0 Input Capture Valid */
Anna Bridge 142:4eea097334d6 692 #define _WTIMER_STATUS_ICV0_SHIFT 16 /**< Shift value for TIMER_ICV0 */
Anna Bridge 142:4eea097334d6 693 #define _WTIMER_STATUS_ICV0_MASK 0x10000UL /**< Bit mask for TIMER_ICV0 */
Anna Bridge 142:4eea097334d6 694 #define _WTIMER_STATUS_ICV0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 695 #define WTIMER_STATUS_ICV0_DEFAULT (_WTIMER_STATUS_ICV0_DEFAULT << 16) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 696 #define WTIMER_STATUS_ICV1 (0x1UL << 17) /**< CC1 Input Capture Valid */
Anna Bridge 142:4eea097334d6 697 #define _WTIMER_STATUS_ICV1_SHIFT 17 /**< Shift value for TIMER_ICV1 */
Anna Bridge 142:4eea097334d6 698 #define _WTIMER_STATUS_ICV1_MASK 0x20000UL /**< Bit mask for TIMER_ICV1 */
Anna Bridge 142:4eea097334d6 699 #define _WTIMER_STATUS_ICV1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 700 #define WTIMER_STATUS_ICV1_DEFAULT (_WTIMER_STATUS_ICV1_DEFAULT << 17) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 701 #define WTIMER_STATUS_ICV2 (0x1UL << 18) /**< CC2 Input Capture Valid */
Anna Bridge 142:4eea097334d6 702 #define _WTIMER_STATUS_ICV2_SHIFT 18 /**< Shift value for TIMER_ICV2 */
Anna Bridge 142:4eea097334d6 703 #define _WTIMER_STATUS_ICV2_MASK 0x40000UL /**< Bit mask for TIMER_ICV2 */
Anna Bridge 142:4eea097334d6 704 #define _WTIMER_STATUS_ICV2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 705 #define WTIMER_STATUS_ICV2_DEFAULT (_WTIMER_STATUS_ICV2_DEFAULT << 18) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 706 #define WTIMER_STATUS_ICV3 (0x1UL << 19) /**< CC3 Input Capture Valid */
Anna Bridge 142:4eea097334d6 707 #define _WTIMER_STATUS_ICV3_SHIFT 19 /**< Shift value for TIMER_ICV3 */
Anna Bridge 142:4eea097334d6 708 #define _WTIMER_STATUS_ICV3_MASK 0x80000UL /**< Bit mask for TIMER_ICV3 */
Anna Bridge 142:4eea097334d6 709 #define _WTIMER_STATUS_ICV3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 710 #define WTIMER_STATUS_ICV3_DEFAULT (_WTIMER_STATUS_ICV3_DEFAULT << 19) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 711 #define WTIMER_STATUS_CCPOL0 (0x1UL << 24) /**< CC0 Polarity */
Anna Bridge 142:4eea097334d6 712 #define _WTIMER_STATUS_CCPOL0_SHIFT 24 /**< Shift value for TIMER_CCPOL0 */
Anna Bridge 142:4eea097334d6 713 #define _WTIMER_STATUS_CCPOL0_MASK 0x1000000UL /**< Bit mask for TIMER_CCPOL0 */
Anna Bridge 142:4eea097334d6 714 #define _WTIMER_STATUS_CCPOL0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 715 #define _WTIMER_STATUS_CCPOL0_LOWRISE 0x00000000UL /**< Mode LOWRISE for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 716 #define _WTIMER_STATUS_CCPOL0_HIGHFALL 0x00000001UL /**< Mode HIGHFALL for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 717 #define WTIMER_STATUS_CCPOL0_DEFAULT (_WTIMER_STATUS_CCPOL0_DEFAULT << 24) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 718 #define WTIMER_STATUS_CCPOL0_LOWRISE (_WTIMER_STATUS_CCPOL0_LOWRISE << 24) /**< Shifted mode LOWRISE for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 719 #define WTIMER_STATUS_CCPOL0_HIGHFALL (_WTIMER_STATUS_CCPOL0_HIGHFALL << 24) /**< Shifted mode HIGHFALL for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 720 #define WTIMER_STATUS_CCPOL1 (0x1UL << 25) /**< CC1 Polarity */
Anna Bridge 142:4eea097334d6 721 #define _WTIMER_STATUS_CCPOL1_SHIFT 25 /**< Shift value for TIMER_CCPOL1 */
Anna Bridge 142:4eea097334d6 722 #define _WTIMER_STATUS_CCPOL1_MASK 0x2000000UL /**< Bit mask for TIMER_CCPOL1 */
Anna Bridge 142:4eea097334d6 723 #define _WTIMER_STATUS_CCPOL1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 724 #define _WTIMER_STATUS_CCPOL1_LOWRISE 0x00000000UL /**< Mode LOWRISE for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 725 #define _WTIMER_STATUS_CCPOL1_HIGHFALL 0x00000001UL /**< Mode HIGHFALL for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 726 #define WTIMER_STATUS_CCPOL1_DEFAULT (_WTIMER_STATUS_CCPOL1_DEFAULT << 25) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 727 #define WTIMER_STATUS_CCPOL1_LOWRISE (_WTIMER_STATUS_CCPOL1_LOWRISE << 25) /**< Shifted mode LOWRISE for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 728 #define WTIMER_STATUS_CCPOL1_HIGHFALL (_WTIMER_STATUS_CCPOL1_HIGHFALL << 25) /**< Shifted mode HIGHFALL for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 729 #define WTIMER_STATUS_CCPOL2 (0x1UL << 26) /**< CC2 Polarity */
Anna Bridge 142:4eea097334d6 730 #define _WTIMER_STATUS_CCPOL2_SHIFT 26 /**< Shift value for TIMER_CCPOL2 */
Anna Bridge 142:4eea097334d6 731 #define _WTIMER_STATUS_CCPOL2_MASK 0x4000000UL /**< Bit mask for TIMER_CCPOL2 */
Anna Bridge 142:4eea097334d6 732 #define _WTIMER_STATUS_CCPOL2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 733 #define _WTIMER_STATUS_CCPOL2_LOWRISE 0x00000000UL /**< Mode LOWRISE for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 734 #define _WTIMER_STATUS_CCPOL2_HIGHFALL 0x00000001UL /**< Mode HIGHFALL for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 735 #define WTIMER_STATUS_CCPOL2_DEFAULT (_WTIMER_STATUS_CCPOL2_DEFAULT << 26) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 736 #define WTIMER_STATUS_CCPOL2_LOWRISE (_WTIMER_STATUS_CCPOL2_LOWRISE << 26) /**< Shifted mode LOWRISE for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 737 #define WTIMER_STATUS_CCPOL2_HIGHFALL (_WTIMER_STATUS_CCPOL2_HIGHFALL << 26) /**< Shifted mode HIGHFALL for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 738 #define WTIMER_STATUS_CCPOL3 (0x1UL << 27) /**< CC3 Polarity */
Anna Bridge 142:4eea097334d6 739 #define _WTIMER_STATUS_CCPOL3_SHIFT 27 /**< Shift value for TIMER_CCPOL3 */
Anna Bridge 142:4eea097334d6 740 #define _WTIMER_STATUS_CCPOL3_MASK 0x8000000UL /**< Bit mask for TIMER_CCPOL3 */
Anna Bridge 142:4eea097334d6 741 #define _WTIMER_STATUS_CCPOL3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 742 #define _WTIMER_STATUS_CCPOL3_LOWRISE 0x00000000UL /**< Mode LOWRISE for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 743 #define _WTIMER_STATUS_CCPOL3_HIGHFALL 0x00000001UL /**< Mode HIGHFALL for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 744 #define WTIMER_STATUS_CCPOL3_DEFAULT (_WTIMER_STATUS_CCPOL3_DEFAULT << 27) /**< Shifted mode DEFAULT for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 745 #define WTIMER_STATUS_CCPOL3_LOWRISE (_WTIMER_STATUS_CCPOL3_LOWRISE << 27) /**< Shifted mode LOWRISE for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 746 #define WTIMER_STATUS_CCPOL3_HIGHFALL (_WTIMER_STATUS_CCPOL3_HIGHFALL << 27) /**< Shifted mode HIGHFALL for WTIMER_STATUS */
Anna Bridge 142:4eea097334d6 747
Anna Bridge 142:4eea097334d6 748 /* Bit fields for WTIMER IF */
Anna Bridge 142:4eea097334d6 749 #define _WTIMER_IF_RESETVALUE 0x00000000UL /**< Default value for WTIMER_IF */
Anna Bridge 142:4eea097334d6 750 #define _WTIMER_IF_MASK 0x00000FF7UL /**< Mask for WTIMER_IF */
Anna Bridge 142:4eea097334d6 751 #define WTIMER_IF_OF (0x1UL << 0) /**< Overflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 752 #define _WTIMER_IF_OF_SHIFT 0 /**< Shift value for TIMER_OF */
Anna Bridge 142:4eea097334d6 753 #define _WTIMER_IF_OF_MASK 0x1UL /**< Bit mask for TIMER_OF */
Anna Bridge 142:4eea097334d6 754 #define _WTIMER_IF_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 755 #define WTIMER_IF_OF_DEFAULT (_WTIMER_IF_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 756 #define WTIMER_IF_UF (0x1UL << 1) /**< Underflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 757 #define _WTIMER_IF_UF_SHIFT 1 /**< Shift value for TIMER_UF */
Anna Bridge 142:4eea097334d6 758 #define _WTIMER_IF_UF_MASK 0x2UL /**< Bit mask for TIMER_UF */
Anna Bridge 142:4eea097334d6 759 #define _WTIMER_IF_UF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 760 #define WTIMER_IF_UF_DEFAULT (_WTIMER_IF_UF_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 761 #define WTIMER_IF_DIRCHG (0x1UL << 2) /**< Direction Change Detect Interrupt Flag */
Anna Bridge 142:4eea097334d6 762 #define _WTIMER_IF_DIRCHG_SHIFT 2 /**< Shift value for TIMER_DIRCHG */
Anna Bridge 142:4eea097334d6 763 #define _WTIMER_IF_DIRCHG_MASK 0x4UL /**< Bit mask for TIMER_DIRCHG */
Anna Bridge 142:4eea097334d6 764 #define _WTIMER_IF_DIRCHG_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 765 #define WTIMER_IF_DIRCHG_DEFAULT (_WTIMER_IF_DIRCHG_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 766 #define WTIMER_IF_CC0 (0x1UL << 4) /**< CC Channel 0 Interrupt Flag */
Anna Bridge 142:4eea097334d6 767 #define _WTIMER_IF_CC0_SHIFT 4 /**< Shift value for TIMER_CC0 */
Anna Bridge 142:4eea097334d6 768 #define _WTIMER_IF_CC0_MASK 0x10UL /**< Bit mask for TIMER_CC0 */
Anna Bridge 142:4eea097334d6 769 #define _WTIMER_IF_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 770 #define WTIMER_IF_CC0_DEFAULT (_WTIMER_IF_CC0_DEFAULT << 4) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 771 #define WTIMER_IF_CC1 (0x1UL << 5) /**< CC Channel 1 Interrupt Flag */
Anna Bridge 142:4eea097334d6 772 #define _WTIMER_IF_CC1_SHIFT 5 /**< Shift value for TIMER_CC1 */
Anna Bridge 142:4eea097334d6 773 #define _WTIMER_IF_CC1_MASK 0x20UL /**< Bit mask for TIMER_CC1 */
Anna Bridge 142:4eea097334d6 774 #define _WTIMER_IF_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 775 #define WTIMER_IF_CC1_DEFAULT (_WTIMER_IF_CC1_DEFAULT << 5) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 776 #define WTIMER_IF_CC2 (0x1UL << 6) /**< CC Channel 2 Interrupt Flag */
Anna Bridge 142:4eea097334d6 777 #define _WTIMER_IF_CC2_SHIFT 6 /**< Shift value for TIMER_CC2 */
Anna Bridge 142:4eea097334d6 778 #define _WTIMER_IF_CC2_MASK 0x40UL /**< Bit mask for TIMER_CC2 */
Anna Bridge 142:4eea097334d6 779 #define _WTIMER_IF_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 780 #define WTIMER_IF_CC2_DEFAULT (_WTIMER_IF_CC2_DEFAULT << 6) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 781 #define WTIMER_IF_CC3 (0x1UL << 7) /**< CC Channel 3 Interrupt Flag */
Anna Bridge 142:4eea097334d6 782 #define _WTIMER_IF_CC3_SHIFT 7 /**< Shift value for TIMER_CC3 */
Anna Bridge 142:4eea097334d6 783 #define _WTIMER_IF_CC3_MASK 0x80UL /**< Bit mask for TIMER_CC3 */
Anna Bridge 142:4eea097334d6 784 #define _WTIMER_IF_CC3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 785 #define WTIMER_IF_CC3_DEFAULT (_WTIMER_IF_CC3_DEFAULT << 7) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 786 #define WTIMER_IF_ICBOF0 (0x1UL << 8) /**< CC Channel 0 Input Capture Buffer Overflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 787 #define _WTIMER_IF_ICBOF0_SHIFT 8 /**< Shift value for TIMER_ICBOF0 */
Anna Bridge 142:4eea097334d6 788 #define _WTIMER_IF_ICBOF0_MASK 0x100UL /**< Bit mask for TIMER_ICBOF0 */
Anna Bridge 142:4eea097334d6 789 #define _WTIMER_IF_ICBOF0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 790 #define WTIMER_IF_ICBOF0_DEFAULT (_WTIMER_IF_ICBOF0_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 791 #define WTIMER_IF_ICBOF1 (0x1UL << 9) /**< CC Channel 1 Input Capture Buffer Overflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 792 #define _WTIMER_IF_ICBOF1_SHIFT 9 /**< Shift value for TIMER_ICBOF1 */
Anna Bridge 142:4eea097334d6 793 #define _WTIMER_IF_ICBOF1_MASK 0x200UL /**< Bit mask for TIMER_ICBOF1 */
Anna Bridge 142:4eea097334d6 794 #define _WTIMER_IF_ICBOF1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 795 #define WTIMER_IF_ICBOF1_DEFAULT (_WTIMER_IF_ICBOF1_DEFAULT << 9) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 796 #define WTIMER_IF_ICBOF2 (0x1UL << 10) /**< CC Channel 2 Input Capture Buffer Overflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 797 #define _WTIMER_IF_ICBOF2_SHIFT 10 /**< Shift value for TIMER_ICBOF2 */
Anna Bridge 142:4eea097334d6 798 #define _WTIMER_IF_ICBOF2_MASK 0x400UL /**< Bit mask for TIMER_ICBOF2 */
Anna Bridge 142:4eea097334d6 799 #define _WTIMER_IF_ICBOF2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 800 #define WTIMER_IF_ICBOF2_DEFAULT (_WTIMER_IF_ICBOF2_DEFAULT << 10) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 801 #define WTIMER_IF_ICBOF3 (0x1UL << 11) /**< CC Channel 3 Input Capture Buffer Overflow Interrupt Flag */
Anna Bridge 142:4eea097334d6 802 #define _WTIMER_IF_ICBOF3_SHIFT 11 /**< Shift value for TIMER_ICBOF3 */
Anna Bridge 142:4eea097334d6 803 #define _WTIMER_IF_ICBOF3_MASK 0x800UL /**< Bit mask for TIMER_ICBOF3 */
Anna Bridge 142:4eea097334d6 804 #define _WTIMER_IF_ICBOF3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 805 #define WTIMER_IF_ICBOF3_DEFAULT (_WTIMER_IF_ICBOF3_DEFAULT << 11) /**< Shifted mode DEFAULT for WTIMER_IF */
Anna Bridge 142:4eea097334d6 806
Anna Bridge 142:4eea097334d6 807 /* Bit fields for WTIMER IFS */
Anna Bridge 142:4eea097334d6 808 #define _WTIMER_IFS_RESETVALUE 0x00000000UL /**< Default value for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 809 #define _WTIMER_IFS_MASK 0x00000FF7UL /**< Mask for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 810 #define WTIMER_IFS_OF (0x1UL << 0) /**< Set OF Interrupt Flag */
Anna Bridge 142:4eea097334d6 811 #define _WTIMER_IFS_OF_SHIFT 0 /**< Shift value for TIMER_OF */
Anna Bridge 142:4eea097334d6 812 #define _WTIMER_IFS_OF_MASK 0x1UL /**< Bit mask for TIMER_OF */
Anna Bridge 142:4eea097334d6 813 #define _WTIMER_IFS_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 814 #define WTIMER_IFS_OF_DEFAULT (_WTIMER_IFS_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 815 #define WTIMER_IFS_UF (0x1UL << 1) /**< Set UF Interrupt Flag */
Anna Bridge 142:4eea097334d6 816 #define _WTIMER_IFS_UF_SHIFT 1 /**< Shift value for TIMER_UF */
Anna Bridge 142:4eea097334d6 817 #define _WTIMER_IFS_UF_MASK 0x2UL /**< Bit mask for TIMER_UF */
Anna Bridge 142:4eea097334d6 818 #define _WTIMER_IFS_UF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 819 #define WTIMER_IFS_UF_DEFAULT (_WTIMER_IFS_UF_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 820 #define WTIMER_IFS_DIRCHG (0x1UL << 2) /**< Set DIRCHG Interrupt Flag */
Anna Bridge 142:4eea097334d6 821 #define _WTIMER_IFS_DIRCHG_SHIFT 2 /**< Shift value for TIMER_DIRCHG */
Anna Bridge 142:4eea097334d6 822 #define _WTIMER_IFS_DIRCHG_MASK 0x4UL /**< Bit mask for TIMER_DIRCHG */
Anna Bridge 142:4eea097334d6 823 #define _WTIMER_IFS_DIRCHG_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 824 #define WTIMER_IFS_DIRCHG_DEFAULT (_WTIMER_IFS_DIRCHG_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 825 #define WTIMER_IFS_CC0 (0x1UL << 4) /**< Set CC0 Interrupt Flag */
Anna Bridge 142:4eea097334d6 826 #define _WTIMER_IFS_CC0_SHIFT 4 /**< Shift value for TIMER_CC0 */
Anna Bridge 142:4eea097334d6 827 #define _WTIMER_IFS_CC0_MASK 0x10UL /**< Bit mask for TIMER_CC0 */
Anna Bridge 142:4eea097334d6 828 #define _WTIMER_IFS_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 829 #define WTIMER_IFS_CC0_DEFAULT (_WTIMER_IFS_CC0_DEFAULT << 4) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 830 #define WTIMER_IFS_CC1 (0x1UL << 5) /**< Set CC1 Interrupt Flag */
Anna Bridge 142:4eea097334d6 831 #define _WTIMER_IFS_CC1_SHIFT 5 /**< Shift value for TIMER_CC1 */
Anna Bridge 142:4eea097334d6 832 #define _WTIMER_IFS_CC1_MASK 0x20UL /**< Bit mask for TIMER_CC1 */
Anna Bridge 142:4eea097334d6 833 #define _WTIMER_IFS_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 834 #define WTIMER_IFS_CC1_DEFAULT (_WTIMER_IFS_CC1_DEFAULT << 5) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 835 #define WTIMER_IFS_CC2 (0x1UL << 6) /**< Set CC2 Interrupt Flag */
Anna Bridge 142:4eea097334d6 836 #define _WTIMER_IFS_CC2_SHIFT 6 /**< Shift value for TIMER_CC2 */
Anna Bridge 142:4eea097334d6 837 #define _WTIMER_IFS_CC2_MASK 0x40UL /**< Bit mask for TIMER_CC2 */
Anna Bridge 142:4eea097334d6 838 #define _WTIMER_IFS_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 839 #define WTIMER_IFS_CC2_DEFAULT (_WTIMER_IFS_CC2_DEFAULT << 6) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 840 #define WTIMER_IFS_CC3 (0x1UL << 7) /**< Set CC3 Interrupt Flag */
Anna Bridge 142:4eea097334d6 841 #define _WTIMER_IFS_CC3_SHIFT 7 /**< Shift value for TIMER_CC3 */
Anna Bridge 142:4eea097334d6 842 #define _WTIMER_IFS_CC3_MASK 0x80UL /**< Bit mask for TIMER_CC3 */
Anna Bridge 142:4eea097334d6 843 #define _WTIMER_IFS_CC3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 844 #define WTIMER_IFS_CC3_DEFAULT (_WTIMER_IFS_CC3_DEFAULT << 7) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 845 #define WTIMER_IFS_ICBOF0 (0x1UL << 8) /**< Set ICBOF0 Interrupt Flag */
Anna Bridge 142:4eea097334d6 846 #define _WTIMER_IFS_ICBOF0_SHIFT 8 /**< Shift value for TIMER_ICBOF0 */
Anna Bridge 142:4eea097334d6 847 #define _WTIMER_IFS_ICBOF0_MASK 0x100UL /**< Bit mask for TIMER_ICBOF0 */
Anna Bridge 142:4eea097334d6 848 #define _WTIMER_IFS_ICBOF0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 849 #define WTIMER_IFS_ICBOF0_DEFAULT (_WTIMER_IFS_ICBOF0_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 850 #define WTIMER_IFS_ICBOF1 (0x1UL << 9) /**< Set ICBOF1 Interrupt Flag */
Anna Bridge 142:4eea097334d6 851 #define _WTIMER_IFS_ICBOF1_SHIFT 9 /**< Shift value for TIMER_ICBOF1 */
Anna Bridge 142:4eea097334d6 852 #define _WTIMER_IFS_ICBOF1_MASK 0x200UL /**< Bit mask for TIMER_ICBOF1 */
Anna Bridge 142:4eea097334d6 853 #define _WTIMER_IFS_ICBOF1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 854 #define WTIMER_IFS_ICBOF1_DEFAULT (_WTIMER_IFS_ICBOF1_DEFAULT << 9) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 855 #define WTIMER_IFS_ICBOF2 (0x1UL << 10) /**< Set ICBOF2 Interrupt Flag */
Anna Bridge 142:4eea097334d6 856 #define _WTIMER_IFS_ICBOF2_SHIFT 10 /**< Shift value for TIMER_ICBOF2 */
Anna Bridge 142:4eea097334d6 857 #define _WTIMER_IFS_ICBOF2_MASK 0x400UL /**< Bit mask for TIMER_ICBOF2 */
Anna Bridge 142:4eea097334d6 858 #define _WTIMER_IFS_ICBOF2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 859 #define WTIMER_IFS_ICBOF2_DEFAULT (_WTIMER_IFS_ICBOF2_DEFAULT << 10) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 860 #define WTIMER_IFS_ICBOF3 (0x1UL << 11) /**< Set ICBOF3 Interrupt Flag */
Anna Bridge 142:4eea097334d6 861 #define _WTIMER_IFS_ICBOF3_SHIFT 11 /**< Shift value for TIMER_ICBOF3 */
Anna Bridge 142:4eea097334d6 862 #define _WTIMER_IFS_ICBOF3_MASK 0x800UL /**< Bit mask for TIMER_ICBOF3 */
Anna Bridge 142:4eea097334d6 863 #define _WTIMER_IFS_ICBOF3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 864 #define WTIMER_IFS_ICBOF3_DEFAULT (_WTIMER_IFS_ICBOF3_DEFAULT << 11) /**< Shifted mode DEFAULT for WTIMER_IFS */
Anna Bridge 142:4eea097334d6 865
Anna Bridge 142:4eea097334d6 866 /* Bit fields for WTIMER IFC */
Anna Bridge 142:4eea097334d6 867 #define _WTIMER_IFC_RESETVALUE 0x00000000UL /**< Default value for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 868 #define _WTIMER_IFC_MASK 0x00000FF7UL /**< Mask for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 869 #define WTIMER_IFC_OF (0x1UL << 0) /**< Clear OF Interrupt Flag */
Anna Bridge 142:4eea097334d6 870 #define _WTIMER_IFC_OF_SHIFT 0 /**< Shift value for TIMER_OF */
Anna Bridge 142:4eea097334d6 871 #define _WTIMER_IFC_OF_MASK 0x1UL /**< Bit mask for TIMER_OF */
Anna Bridge 142:4eea097334d6 872 #define _WTIMER_IFC_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 873 #define WTIMER_IFC_OF_DEFAULT (_WTIMER_IFC_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 874 #define WTIMER_IFC_UF (0x1UL << 1) /**< Clear UF Interrupt Flag */
Anna Bridge 142:4eea097334d6 875 #define _WTIMER_IFC_UF_SHIFT 1 /**< Shift value for TIMER_UF */
Anna Bridge 142:4eea097334d6 876 #define _WTIMER_IFC_UF_MASK 0x2UL /**< Bit mask for TIMER_UF */
Anna Bridge 142:4eea097334d6 877 #define _WTIMER_IFC_UF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 878 #define WTIMER_IFC_UF_DEFAULT (_WTIMER_IFC_UF_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 879 #define WTIMER_IFC_DIRCHG (0x1UL << 2) /**< Clear DIRCHG Interrupt Flag */
Anna Bridge 142:4eea097334d6 880 #define _WTIMER_IFC_DIRCHG_SHIFT 2 /**< Shift value for TIMER_DIRCHG */
Anna Bridge 142:4eea097334d6 881 #define _WTIMER_IFC_DIRCHG_MASK 0x4UL /**< Bit mask for TIMER_DIRCHG */
Anna Bridge 142:4eea097334d6 882 #define _WTIMER_IFC_DIRCHG_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 883 #define WTIMER_IFC_DIRCHG_DEFAULT (_WTIMER_IFC_DIRCHG_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 884 #define WTIMER_IFC_CC0 (0x1UL << 4) /**< Clear CC0 Interrupt Flag */
Anna Bridge 142:4eea097334d6 885 #define _WTIMER_IFC_CC0_SHIFT 4 /**< Shift value for TIMER_CC0 */
Anna Bridge 142:4eea097334d6 886 #define _WTIMER_IFC_CC0_MASK 0x10UL /**< Bit mask for TIMER_CC0 */
Anna Bridge 142:4eea097334d6 887 #define _WTIMER_IFC_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 888 #define WTIMER_IFC_CC0_DEFAULT (_WTIMER_IFC_CC0_DEFAULT << 4) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 889 #define WTIMER_IFC_CC1 (0x1UL << 5) /**< Clear CC1 Interrupt Flag */
Anna Bridge 142:4eea097334d6 890 #define _WTIMER_IFC_CC1_SHIFT 5 /**< Shift value for TIMER_CC1 */
Anna Bridge 142:4eea097334d6 891 #define _WTIMER_IFC_CC1_MASK 0x20UL /**< Bit mask for TIMER_CC1 */
Anna Bridge 142:4eea097334d6 892 #define _WTIMER_IFC_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 893 #define WTIMER_IFC_CC1_DEFAULT (_WTIMER_IFC_CC1_DEFAULT << 5) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 894 #define WTIMER_IFC_CC2 (0x1UL << 6) /**< Clear CC2 Interrupt Flag */
Anna Bridge 142:4eea097334d6 895 #define _WTIMER_IFC_CC2_SHIFT 6 /**< Shift value for TIMER_CC2 */
Anna Bridge 142:4eea097334d6 896 #define _WTIMER_IFC_CC2_MASK 0x40UL /**< Bit mask for TIMER_CC2 */
Anna Bridge 142:4eea097334d6 897 #define _WTIMER_IFC_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 898 #define WTIMER_IFC_CC2_DEFAULT (_WTIMER_IFC_CC2_DEFAULT << 6) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 899 #define WTIMER_IFC_CC3 (0x1UL << 7) /**< Clear CC3 Interrupt Flag */
Anna Bridge 142:4eea097334d6 900 #define _WTIMER_IFC_CC3_SHIFT 7 /**< Shift value for TIMER_CC3 */
Anna Bridge 142:4eea097334d6 901 #define _WTIMER_IFC_CC3_MASK 0x80UL /**< Bit mask for TIMER_CC3 */
Anna Bridge 142:4eea097334d6 902 #define _WTIMER_IFC_CC3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 903 #define WTIMER_IFC_CC3_DEFAULT (_WTIMER_IFC_CC3_DEFAULT << 7) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 904 #define WTIMER_IFC_ICBOF0 (0x1UL << 8) /**< Clear ICBOF0 Interrupt Flag */
Anna Bridge 142:4eea097334d6 905 #define _WTIMER_IFC_ICBOF0_SHIFT 8 /**< Shift value for TIMER_ICBOF0 */
Anna Bridge 142:4eea097334d6 906 #define _WTIMER_IFC_ICBOF0_MASK 0x100UL /**< Bit mask for TIMER_ICBOF0 */
Anna Bridge 142:4eea097334d6 907 #define _WTIMER_IFC_ICBOF0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 908 #define WTIMER_IFC_ICBOF0_DEFAULT (_WTIMER_IFC_ICBOF0_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 909 #define WTIMER_IFC_ICBOF1 (0x1UL << 9) /**< Clear ICBOF1 Interrupt Flag */
Anna Bridge 142:4eea097334d6 910 #define _WTIMER_IFC_ICBOF1_SHIFT 9 /**< Shift value for TIMER_ICBOF1 */
Anna Bridge 142:4eea097334d6 911 #define _WTIMER_IFC_ICBOF1_MASK 0x200UL /**< Bit mask for TIMER_ICBOF1 */
Anna Bridge 142:4eea097334d6 912 #define _WTIMER_IFC_ICBOF1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 913 #define WTIMER_IFC_ICBOF1_DEFAULT (_WTIMER_IFC_ICBOF1_DEFAULT << 9) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 914 #define WTIMER_IFC_ICBOF2 (0x1UL << 10) /**< Clear ICBOF2 Interrupt Flag */
Anna Bridge 142:4eea097334d6 915 #define _WTIMER_IFC_ICBOF2_SHIFT 10 /**< Shift value for TIMER_ICBOF2 */
Anna Bridge 142:4eea097334d6 916 #define _WTIMER_IFC_ICBOF2_MASK 0x400UL /**< Bit mask for TIMER_ICBOF2 */
Anna Bridge 142:4eea097334d6 917 #define _WTIMER_IFC_ICBOF2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 918 #define WTIMER_IFC_ICBOF2_DEFAULT (_WTIMER_IFC_ICBOF2_DEFAULT << 10) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 919 #define WTIMER_IFC_ICBOF3 (0x1UL << 11) /**< Clear ICBOF3 Interrupt Flag */
Anna Bridge 142:4eea097334d6 920 #define _WTIMER_IFC_ICBOF3_SHIFT 11 /**< Shift value for TIMER_ICBOF3 */
Anna Bridge 142:4eea097334d6 921 #define _WTIMER_IFC_ICBOF3_MASK 0x800UL /**< Bit mask for TIMER_ICBOF3 */
Anna Bridge 142:4eea097334d6 922 #define _WTIMER_IFC_ICBOF3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 923 #define WTIMER_IFC_ICBOF3_DEFAULT (_WTIMER_IFC_ICBOF3_DEFAULT << 11) /**< Shifted mode DEFAULT for WTIMER_IFC */
Anna Bridge 142:4eea097334d6 924
Anna Bridge 142:4eea097334d6 925 /* Bit fields for WTIMER IEN */
Anna Bridge 142:4eea097334d6 926 #define _WTIMER_IEN_RESETVALUE 0x00000000UL /**< Default value for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 927 #define _WTIMER_IEN_MASK 0x00000FF7UL /**< Mask for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 928 #define WTIMER_IEN_OF (0x1UL << 0) /**< OF Interrupt Enable */
Anna Bridge 142:4eea097334d6 929 #define _WTIMER_IEN_OF_SHIFT 0 /**< Shift value for TIMER_OF */
Anna Bridge 142:4eea097334d6 930 #define _WTIMER_IEN_OF_MASK 0x1UL /**< Bit mask for TIMER_OF */
Anna Bridge 142:4eea097334d6 931 #define _WTIMER_IEN_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 932 #define WTIMER_IEN_OF_DEFAULT (_WTIMER_IEN_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 933 #define WTIMER_IEN_UF (0x1UL << 1) /**< UF Interrupt Enable */
Anna Bridge 142:4eea097334d6 934 #define _WTIMER_IEN_UF_SHIFT 1 /**< Shift value for TIMER_UF */
Anna Bridge 142:4eea097334d6 935 #define _WTIMER_IEN_UF_MASK 0x2UL /**< Bit mask for TIMER_UF */
Anna Bridge 142:4eea097334d6 936 #define _WTIMER_IEN_UF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 937 #define WTIMER_IEN_UF_DEFAULT (_WTIMER_IEN_UF_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 938 #define WTIMER_IEN_DIRCHG (0x1UL << 2) /**< DIRCHG Interrupt Enable */
Anna Bridge 142:4eea097334d6 939 #define _WTIMER_IEN_DIRCHG_SHIFT 2 /**< Shift value for TIMER_DIRCHG */
Anna Bridge 142:4eea097334d6 940 #define _WTIMER_IEN_DIRCHG_MASK 0x4UL /**< Bit mask for TIMER_DIRCHG */
Anna Bridge 142:4eea097334d6 941 #define _WTIMER_IEN_DIRCHG_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 942 #define WTIMER_IEN_DIRCHG_DEFAULT (_WTIMER_IEN_DIRCHG_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 943 #define WTIMER_IEN_CC0 (0x1UL << 4) /**< CC0 Interrupt Enable */
Anna Bridge 142:4eea097334d6 944 #define _WTIMER_IEN_CC0_SHIFT 4 /**< Shift value for TIMER_CC0 */
Anna Bridge 142:4eea097334d6 945 #define _WTIMER_IEN_CC0_MASK 0x10UL /**< Bit mask for TIMER_CC0 */
Anna Bridge 142:4eea097334d6 946 #define _WTIMER_IEN_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 947 #define WTIMER_IEN_CC0_DEFAULT (_WTIMER_IEN_CC0_DEFAULT << 4) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 948 #define WTIMER_IEN_CC1 (0x1UL << 5) /**< CC1 Interrupt Enable */
Anna Bridge 142:4eea097334d6 949 #define _WTIMER_IEN_CC1_SHIFT 5 /**< Shift value for TIMER_CC1 */
Anna Bridge 142:4eea097334d6 950 #define _WTIMER_IEN_CC1_MASK 0x20UL /**< Bit mask for TIMER_CC1 */
Anna Bridge 142:4eea097334d6 951 #define _WTIMER_IEN_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 952 #define WTIMER_IEN_CC1_DEFAULT (_WTIMER_IEN_CC1_DEFAULT << 5) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 953 #define WTIMER_IEN_CC2 (0x1UL << 6) /**< CC2 Interrupt Enable */
Anna Bridge 142:4eea097334d6 954 #define _WTIMER_IEN_CC2_SHIFT 6 /**< Shift value for TIMER_CC2 */
Anna Bridge 142:4eea097334d6 955 #define _WTIMER_IEN_CC2_MASK 0x40UL /**< Bit mask for TIMER_CC2 */
Anna Bridge 142:4eea097334d6 956 #define _WTIMER_IEN_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 957 #define WTIMER_IEN_CC2_DEFAULT (_WTIMER_IEN_CC2_DEFAULT << 6) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 958 #define WTIMER_IEN_CC3 (0x1UL << 7) /**< CC3 Interrupt Enable */
Anna Bridge 142:4eea097334d6 959 #define _WTIMER_IEN_CC3_SHIFT 7 /**< Shift value for TIMER_CC3 */
Anna Bridge 142:4eea097334d6 960 #define _WTIMER_IEN_CC3_MASK 0x80UL /**< Bit mask for TIMER_CC3 */
Anna Bridge 142:4eea097334d6 961 #define _WTIMER_IEN_CC3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 962 #define WTIMER_IEN_CC3_DEFAULT (_WTIMER_IEN_CC3_DEFAULT << 7) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 963 #define WTIMER_IEN_ICBOF0 (0x1UL << 8) /**< ICBOF0 Interrupt Enable */
Anna Bridge 142:4eea097334d6 964 #define _WTIMER_IEN_ICBOF0_SHIFT 8 /**< Shift value for TIMER_ICBOF0 */
Anna Bridge 142:4eea097334d6 965 #define _WTIMER_IEN_ICBOF0_MASK 0x100UL /**< Bit mask for TIMER_ICBOF0 */
Anna Bridge 142:4eea097334d6 966 #define _WTIMER_IEN_ICBOF0_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 967 #define WTIMER_IEN_ICBOF0_DEFAULT (_WTIMER_IEN_ICBOF0_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 968 #define WTIMER_IEN_ICBOF1 (0x1UL << 9) /**< ICBOF1 Interrupt Enable */
Anna Bridge 142:4eea097334d6 969 #define _WTIMER_IEN_ICBOF1_SHIFT 9 /**< Shift value for TIMER_ICBOF1 */
Anna Bridge 142:4eea097334d6 970 #define _WTIMER_IEN_ICBOF1_MASK 0x200UL /**< Bit mask for TIMER_ICBOF1 */
Anna Bridge 142:4eea097334d6 971 #define _WTIMER_IEN_ICBOF1_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 972 #define WTIMER_IEN_ICBOF1_DEFAULT (_WTIMER_IEN_ICBOF1_DEFAULT << 9) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 973 #define WTIMER_IEN_ICBOF2 (0x1UL << 10) /**< ICBOF2 Interrupt Enable */
Anna Bridge 142:4eea097334d6 974 #define _WTIMER_IEN_ICBOF2_SHIFT 10 /**< Shift value for TIMER_ICBOF2 */
Anna Bridge 142:4eea097334d6 975 #define _WTIMER_IEN_ICBOF2_MASK 0x400UL /**< Bit mask for TIMER_ICBOF2 */
Anna Bridge 142:4eea097334d6 976 #define _WTIMER_IEN_ICBOF2_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 977 #define WTIMER_IEN_ICBOF2_DEFAULT (_WTIMER_IEN_ICBOF2_DEFAULT << 10) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 978 #define WTIMER_IEN_ICBOF3 (0x1UL << 11) /**< ICBOF3 Interrupt Enable */
Anna Bridge 142:4eea097334d6 979 #define _WTIMER_IEN_ICBOF3_SHIFT 11 /**< Shift value for TIMER_ICBOF3 */
Anna Bridge 142:4eea097334d6 980 #define _WTIMER_IEN_ICBOF3_MASK 0x800UL /**< Bit mask for TIMER_ICBOF3 */
Anna Bridge 142:4eea097334d6 981 #define _WTIMER_IEN_ICBOF3_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 982 #define WTIMER_IEN_ICBOF3_DEFAULT (_WTIMER_IEN_ICBOF3_DEFAULT << 11) /**< Shifted mode DEFAULT for WTIMER_IEN */
Anna Bridge 142:4eea097334d6 983
Anna Bridge 142:4eea097334d6 984 /* Bit fields for WTIMER TOP */
Anna Bridge 142:4eea097334d6 985 #define _WTIMER_TOP_RESETVALUE 0x0000FFFFUL /**< Default value for WTIMER_TOP */
Anna Bridge 142:4eea097334d6 986 #define _WTIMER_TOP_MASK 0xFFFFFFFFUL /**< Mask for WTIMER_TOP */
Anna Bridge 142:4eea097334d6 987 #define _WTIMER_TOP_TOP_SHIFT 0 /**< Shift value for TIMER_TOP */
Anna Bridge 142:4eea097334d6 988 #define _WTIMER_TOP_TOP_MASK 0xFFFFFFFFUL /**< Bit mask for TIMER_TOP */
Anna Bridge 142:4eea097334d6 989 #define _WTIMER_TOP_TOP_DEFAULT 0x0000FFFFUL /**< Mode DEFAULT for WTIMER_TOP */
Anna Bridge 142:4eea097334d6 990 #define WTIMER_TOP_TOP_DEFAULT (_WTIMER_TOP_TOP_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_TOP */
Anna Bridge 142:4eea097334d6 991
Anna Bridge 142:4eea097334d6 992 /* Bit fields for WTIMER TOPB */
Anna Bridge 142:4eea097334d6 993 #define _WTIMER_TOPB_RESETVALUE 0x00000000UL /**< Default value for WTIMER_TOPB */
Anna Bridge 142:4eea097334d6 994 #define _WTIMER_TOPB_MASK 0xFFFFFFFFUL /**< Mask for WTIMER_TOPB */
Anna Bridge 142:4eea097334d6 995 #define _WTIMER_TOPB_TOPB_SHIFT 0 /**< Shift value for TIMER_TOPB */
Anna Bridge 142:4eea097334d6 996 #define _WTIMER_TOPB_TOPB_MASK 0xFFFFFFFFUL /**< Bit mask for TIMER_TOPB */
Anna Bridge 142:4eea097334d6 997 #define _WTIMER_TOPB_TOPB_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_TOPB */
Anna Bridge 142:4eea097334d6 998 #define WTIMER_TOPB_TOPB_DEFAULT (_WTIMER_TOPB_TOPB_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_TOPB */
Anna Bridge 142:4eea097334d6 999
Anna Bridge 142:4eea097334d6 1000 /* Bit fields for WTIMER CNT */
Anna Bridge 142:4eea097334d6 1001 #define _WTIMER_CNT_RESETVALUE 0x00000000UL /**< Default value for WTIMER_CNT */
Anna Bridge 142:4eea097334d6 1002 #define _WTIMER_CNT_MASK 0xFFFFFFFFUL /**< Mask for WTIMER_CNT */
Anna Bridge 142:4eea097334d6 1003 #define _WTIMER_CNT_CNT_SHIFT 0 /**< Shift value for TIMER_CNT */
Anna Bridge 142:4eea097334d6 1004 #define _WTIMER_CNT_CNT_MASK 0xFFFFFFFFUL /**< Bit mask for TIMER_CNT */
Anna Bridge 142:4eea097334d6 1005 #define _WTIMER_CNT_CNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CNT */
Anna Bridge 142:4eea097334d6 1006 #define WTIMER_CNT_CNT_DEFAULT (_WTIMER_CNT_CNT_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_CNT */
Anna Bridge 142:4eea097334d6 1007
Anna Bridge 142:4eea097334d6 1008 /* Bit fields for WTIMER LOCK */
Anna Bridge 142:4eea097334d6 1009 #define _WTIMER_LOCK_RESETVALUE 0x00000000UL /**< Default value for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1010 #define _WTIMER_LOCK_MASK 0x0000FFFFUL /**< Mask for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1011 #define _WTIMER_LOCK_TIMERLOCKKEY_SHIFT 0 /**< Shift value for TIMER_TIMERLOCKKEY */
Anna Bridge 142:4eea097334d6 1012 #define _WTIMER_LOCK_TIMERLOCKKEY_MASK 0xFFFFUL /**< Bit mask for TIMER_TIMERLOCKKEY */
Anna Bridge 142:4eea097334d6 1013 #define _WTIMER_LOCK_TIMERLOCKKEY_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1014 #define _WTIMER_LOCK_TIMERLOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1015 #define _WTIMER_LOCK_TIMERLOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1016 #define _WTIMER_LOCK_TIMERLOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1017 #define _WTIMER_LOCK_TIMERLOCKKEY_UNLOCK 0x0000CE80UL /**< Mode UNLOCK for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1018 #define WTIMER_LOCK_TIMERLOCKKEY_DEFAULT (_WTIMER_LOCK_TIMERLOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1019 #define WTIMER_LOCK_TIMERLOCKKEY_LOCK (_WTIMER_LOCK_TIMERLOCKKEY_LOCK << 0) /**< Shifted mode LOCK for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1020 #define WTIMER_LOCK_TIMERLOCKKEY_UNLOCKED (_WTIMER_LOCK_TIMERLOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1021 #define WTIMER_LOCK_TIMERLOCKKEY_LOCKED (_WTIMER_LOCK_TIMERLOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1022 #define WTIMER_LOCK_TIMERLOCKKEY_UNLOCK (_WTIMER_LOCK_TIMERLOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for WTIMER_LOCK */
Anna Bridge 142:4eea097334d6 1023
Anna Bridge 142:4eea097334d6 1024 /* Bit fields for WTIMER ROUTEPEN */
Anna Bridge 142:4eea097334d6 1025 #define _WTIMER_ROUTEPEN_RESETVALUE 0x00000000UL /**< Default value for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1026 #define _WTIMER_ROUTEPEN_MASK 0x0000070FUL /**< Mask for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1027 #define WTIMER_ROUTEPEN_CC0PEN (0x1UL << 0) /**< CC Channel 0 Pin Enable */
Anna Bridge 142:4eea097334d6 1028 #define _WTIMER_ROUTEPEN_CC0PEN_SHIFT 0 /**< Shift value for TIMER_CC0PEN */
Anna Bridge 142:4eea097334d6 1029 #define _WTIMER_ROUTEPEN_CC0PEN_MASK 0x1UL /**< Bit mask for TIMER_CC0PEN */
Anna Bridge 142:4eea097334d6 1030 #define _WTIMER_ROUTEPEN_CC0PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1031 #define WTIMER_ROUTEPEN_CC0PEN_DEFAULT (_WTIMER_ROUTEPEN_CC0PEN_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1032 #define WTIMER_ROUTEPEN_CC1PEN (0x1UL << 1) /**< CC Channel 1 Pin Enable */
Anna Bridge 142:4eea097334d6 1033 #define _WTIMER_ROUTEPEN_CC1PEN_SHIFT 1 /**< Shift value for TIMER_CC1PEN */
Anna Bridge 142:4eea097334d6 1034 #define _WTIMER_ROUTEPEN_CC1PEN_MASK 0x2UL /**< Bit mask for TIMER_CC1PEN */
Anna Bridge 142:4eea097334d6 1035 #define _WTIMER_ROUTEPEN_CC1PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1036 #define WTIMER_ROUTEPEN_CC1PEN_DEFAULT (_WTIMER_ROUTEPEN_CC1PEN_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1037 #define WTIMER_ROUTEPEN_CC2PEN (0x1UL << 2) /**< CC Channel 2 Pin Enable */
Anna Bridge 142:4eea097334d6 1038 #define _WTIMER_ROUTEPEN_CC2PEN_SHIFT 2 /**< Shift value for TIMER_CC2PEN */
Anna Bridge 142:4eea097334d6 1039 #define _WTIMER_ROUTEPEN_CC2PEN_MASK 0x4UL /**< Bit mask for TIMER_CC2PEN */
Anna Bridge 142:4eea097334d6 1040 #define _WTIMER_ROUTEPEN_CC2PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1041 #define WTIMER_ROUTEPEN_CC2PEN_DEFAULT (_WTIMER_ROUTEPEN_CC2PEN_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1042 #define WTIMER_ROUTEPEN_CC3PEN (0x1UL << 3) /**< CC Channel 3 Pin Enable */
Anna Bridge 142:4eea097334d6 1043 #define _WTIMER_ROUTEPEN_CC3PEN_SHIFT 3 /**< Shift value for TIMER_CC3PEN */
Anna Bridge 142:4eea097334d6 1044 #define _WTIMER_ROUTEPEN_CC3PEN_MASK 0x8UL /**< Bit mask for TIMER_CC3PEN */
Anna Bridge 142:4eea097334d6 1045 #define _WTIMER_ROUTEPEN_CC3PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1046 #define WTIMER_ROUTEPEN_CC3PEN_DEFAULT (_WTIMER_ROUTEPEN_CC3PEN_DEFAULT << 3) /**< Shifted mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1047 #define WTIMER_ROUTEPEN_CDTI0PEN (0x1UL << 8) /**< CC Channel 0 Complementary Dead-Time Insertion Pin Enable */
Anna Bridge 142:4eea097334d6 1048 #define _WTIMER_ROUTEPEN_CDTI0PEN_SHIFT 8 /**< Shift value for TIMER_CDTI0PEN */
Anna Bridge 142:4eea097334d6 1049 #define _WTIMER_ROUTEPEN_CDTI0PEN_MASK 0x100UL /**< Bit mask for TIMER_CDTI0PEN */
Anna Bridge 142:4eea097334d6 1050 #define _WTIMER_ROUTEPEN_CDTI0PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1051 #define WTIMER_ROUTEPEN_CDTI0PEN_DEFAULT (_WTIMER_ROUTEPEN_CDTI0PEN_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1052 #define WTIMER_ROUTEPEN_CDTI1PEN (0x1UL << 9) /**< CC Channel 1 Complementary Dead-Time Insertion Pin Enable */
Anna Bridge 142:4eea097334d6 1053 #define _WTIMER_ROUTEPEN_CDTI1PEN_SHIFT 9 /**< Shift value for TIMER_CDTI1PEN */
Anna Bridge 142:4eea097334d6 1054 #define _WTIMER_ROUTEPEN_CDTI1PEN_MASK 0x200UL /**< Bit mask for TIMER_CDTI1PEN */
Anna Bridge 142:4eea097334d6 1055 #define _WTIMER_ROUTEPEN_CDTI1PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1056 #define WTIMER_ROUTEPEN_CDTI1PEN_DEFAULT (_WTIMER_ROUTEPEN_CDTI1PEN_DEFAULT << 9) /**< Shifted mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1057 #define WTIMER_ROUTEPEN_CDTI2PEN (0x1UL << 10) /**< CC Channel 2 Complementary Dead-Time Insertion Pin Enable */
Anna Bridge 142:4eea097334d6 1058 #define _WTIMER_ROUTEPEN_CDTI2PEN_SHIFT 10 /**< Shift value for TIMER_CDTI2PEN */
Anna Bridge 142:4eea097334d6 1059 #define _WTIMER_ROUTEPEN_CDTI2PEN_MASK 0x400UL /**< Bit mask for TIMER_CDTI2PEN */
Anna Bridge 142:4eea097334d6 1060 #define _WTIMER_ROUTEPEN_CDTI2PEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1061 #define WTIMER_ROUTEPEN_CDTI2PEN_DEFAULT (_WTIMER_ROUTEPEN_CDTI2PEN_DEFAULT << 10) /**< Shifted mode DEFAULT for WTIMER_ROUTEPEN */
Anna Bridge 142:4eea097334d6 1062
Anna Bridge 142:4eea097334d6 1063 /* Bit fields for WTIMER ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1064 #define _WTIMER_ROUTELOC0_RESETVALUE 0x00000000UL /**< Default value for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1065 #define _WTIMER_ROUTELOC0_MASK 0x1F1F1F1FUL /**< Mask for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1066 #define _WTIMER_ROUTELOC0_CC0LOC_SHIFT 0 /**< Shift value for TIMER_CC0LOC */
Anna Bridge 142:4eea097334d6 1067 #define _WTIMER_ROUTELOC0_CC0LOC_MASK 0x1FUL /**< Bit mask for TIMER_CC0LOC */
Anna Bridge 142:4eea097334d6 1068 #define _WTIMER_ROUTELOC0_CC0LOC_LOC0 0x00000000UL /**< Mode LOC0 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1069 #define _WTIMER_ROUTELOC0_CC0LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1070 #define _WTIMER_ROUTELOC0_CC0LOC_LOC1 0x00000001UL /**< Mode LOC1 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1071 #define _WTIMER_ROUTELOC0_CC0LOC_LOC2 0x00000002UL /**< Mode LOC2 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1072 #define _WTIMER_ROUTELOC0_CC0LOC_LOC3 0x00000003UL /**< Mode LOC3 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1073 #define _WTIMER_ROUTELOC0_CC0LOC_LOC4 0x00000004UL /**< Mode LOC4 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1074 #define _WTIMER_ROUTELOC0_CC0LOC_LOC5 0x00000005UL /**< Mode LOC5 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1075 #define _WTIMER_ROUTELOC0_CC0LOC_LOC6 0x00000006UL /**< Mode LOC6 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1076 #define _WTIMER_ROUTELOC0_CC0LOC_LOC7 0x00000007UL /**< Mode LOC7 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1077 #define _WTIMER_ROUTELOC0_CC0LOC_LOC8 0x00000008UL /**< Mode LOC8 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1078 #define _WTIMER_ROUTELOC0_CC0LOC_LOC9 0x00000009UL /**< Mode LOC9 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1079 #define _WTIMER_ROUTELOC0_CC0LOC_LOC10 0x0000000AUL /**< Mode LOC10 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1080 #define _WTIMER_ROUTELOC0_CC0LOC_LOC11 0x0000000BUL /**< Mode LOC11 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1081 #define _WTIMER_ROUTELOC0_CC0LOC_LOC12 0x0000000CUL /**< Mode LOC12 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1082 #define _WTIMER_ROUTELOC0_CC0LOC_LOC13 0x0000000DUL /**< Mode LOC13 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1083 #define _WTIMER_ROUTELOC0_CC0LOC_LOC14 0x0000000EUL /**< Mode LOC14 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1084 #define _WTIMER_ROUTELOC0_CC0LOC_LOC15 0x0000000FUL /**< Mode LOC15 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1085 #define _WTIMER_ROUTELOC0_CC0LOC_LOC16 0x00000010UL /**< Mode LOC16 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1086 #define _WTIMER_ROUTELOC0_CC0LOC_LOC17 0x00000011UL /**< Mode LOC17 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1087 #define _WTIMER_ROUTELOC0_CC0LOC_LOC18 0x00000012UL /**< Mode LOC18 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1088 #define _WTIMER_ROUTELOC0_CC0LOC_LOC19 0x00000013UL /**< Mode LOC19 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1089 #define _WTIMER_ROUTELOC0_CC0LOC_LOC20 0x00000014UL /**< Mode LOC20 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1090 #define _WTIMER_ROUTELOC0_CC0LOC_LOC21 0x00000015UL /**< Mode LOC21 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1091 #define _WTIMER_ROUTELOC0_CC0LOC_LOC22 0x00000016UL /**< Mode LOC22 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1092 #define _WTIMER_ROUTELOC0_CC0LOC_LOC23 0x00000017UL /**< Mode LOC23 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1093 #define _WTIMER_ROUTELOC0_CC0LOC_LOC24 0x00000018UL /**< Mode LOC24 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1094 #define _WTIMER_ROUTELOC0_CC0LOC_LOC25 0x00000019UL /**< Mode LOC25 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1095 #define _WTIMER_ROUTELOC0_CC0LOC_LOC26 0x0000001AUL /**< Mode LOC26 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1096 #define _WTIMER_ROUTELOC0_CC0LOC_LOC27 0x0000001BUL /**< Mode LOC27 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1097 #define _WTIMER_ROUTELOC0_CC0LOC_LOC28 0x0000001CUL /**< Mode LOC28 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1098 #define _WTIMER_ROUTELOC0_CC0LOC_LOC29 0x0000001DUL /**< Mode LOC29 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1099 #define _WTIMER_ROUTELOC0_CC0LOC_LOC30 0x0000001EUL /**< Mode LOC30 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1100 #define _WTIMER_ROUTELOC0_CC0LOC_LOC31 0x0000001FUL /**< Mode LOC31 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1101 #define WTIMER_ROUTELOC0_CC0LOC_LOC0 (_WTIMER_ROUTELOC0_CC0LOC_LOC0 << 0) /**< Shifted mode LOC0 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1102 #define WTIMER_ROUTELOC0_CC0LOC_DEFAULT (_WTIMER_ROUTELOC0_CC0LOC_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1103 #define WTIMER_ROUTELOC0_CC0LOC_LOC1 (_WTIMER_ROUTELOC0_CC0LOC_LOC1 << 0) /**< Shifted mode LOC1 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1104 #define WTIMER_ROUTELOC0_CC0LOC_LOC2 (_WTIMER_ROUTELOC0_CC0LOC_LOC2 << 0) /**< Shifted mode LOC2 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1105 #define WTIMER_ROUTELOC0_CC0LOC_LOC3 (_WTIMER_ROUTELOC0_CC0LOC_LOC3 << 0) /**< Shifted mode LOC3 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1106 #define WTIMER_ROUTELOC0_CC0LOC_LOC4 (_WTIMER_ROUTELOC0_CC0LOC_LOC4 << 0) /**< Shifted mode LOC4 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1107 #define WTIMER_ROUTELOC0_CC0LOC_LOC5 (_WTIMER_ROUTELOC0_CC0LOC_LOC5 << 0) /**< Shifted mode LOC5 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1108 #define WTIMER_ROUTELOC0_CC0LOC_LOC6 (_WTIMER_ROUTELOC0_CC0LOC_LOC6 << 0) /**< Shifted mode LOC6 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1109 #define WTIMER_ROUTELOC0_CC0LOC_LOC7 (_WTIMER_ROUTELOC0_CC0LOC_LOC7 << 0) /**< Shifted mode LOC7 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1110 #define WTIMER_ROUTELOC0_CC0LOC_LOC8 (_WTIMER_ROUTELOC0_CC0LOC_LOC8 << 0) /**< Shifted mode LOC8 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1111 #define WTIMER_ROUTELOC0_CC0LOC_LOC9 (_WTIMER_ROUTELOC0_CC0LOC_LOC9 << 0) /**< Shifted mode LOC9 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1112 #define WTIMER_ROUTELOC0_CC0LOC_LOC10 (_WTIMER_ROUTELOC0_CC0LOC_LOC10 << 0) /**< Shifted mode LOC10 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1113 #define WTIMER_ROUTELOC0_CC0LOC_LOC11 (_WTIMER_ROUTELOC0_CC0LOC_LOC11 << 0) /**< Shifted mode LOC11 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1114 #define WTIMER_ROUTELOC0_CC0LOC_LOC12 (_WTIMER_ROUTELOC0_CC0LOC_LOC12 << 0) /**< Shifted mode LOC12 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1115 #define WTIMER_ROUTELOC0_CC0LOC_LOC13 (_WTIMER_ROUTELOC0_CC0LOC_LOC13 << 0) /**< Shifted mode LOC13 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1116 #define WTIMER_ROUTELOC0_CC0LOC_LOC14 (_WTIMER_ROUTELOC0_CC0LOC_LOC14 << 0) /**< Shifted mode LOC14 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1117 #define WTIMER_ROUTELOC0_CC0LOC_LOC15 (_WTIMER_ROUTELOC0_CC0LOC_LOC15 << 0) /**< Shifted mode LOC15 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1118 #define WTIMER_ROUTELOC0_CC0LOC_LOC16 (_WTIMER_ROUTELOC0_CC0LOC_LOC16 << 0) /**< Shifted mode LOC16 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1119 #define WTIMER_ROUTELOC0_CC0LOC_LOC17 (_WTIMER_ROUTELOC0_CC0LOC_LOC17 << 0) /**< Shifted mode LOC17 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1120 #define WTIMER_ROUTELOC0_CC0LOC_LOC18 (_WTIMER_ROUTELOC0_CC0LOC_LOC18 << 0) /**< Shifted mode LOC18 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1121 #define WTIMER_ROUTELOC0_CC0LOC_LOC19 (_WTIMER_ROUTELOC0_CC0LOC_LOC19 << 0) /**< Shifted mode LOC19 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1122 #define WTIMER_ROUTELOC0_CC0LOC_LOC20 (_WTIMER_ROUTELOC0_CC0LOC_LOC20 << 0) /**< Shifted mode LOC20 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1123 #define WTIMER_ROUTELOC0_CC0LOC_LOC21 (_WTIMER_ROUTELOC0_CC0LOC_LOC21 << 0) /**< Shifted mode LOC21 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1124 #define WTIMER_ROUTELOC0_CC0LOC_LOC22 (_WTIMER_ROUTELOC0_CC0LOC_LOC22 << 0) /**< Shifted mode LOC22 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1125 #define WTIMER_ROUTELOC0_CC0LOC_LOC23 (_WTIMER_ROUTELOC0_CC0LOC_LOC23 << 0) /**< Shifted mode LOC23 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1126 #define WTIMER_ROUTELOC0_CC0LOC_LOC24 (_WTIMER_ROUTELOC0_CC0LOC_LOC24 << 0) /**< Shifted mode LOC24 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1127 #define WTIMER_ROUTELOC0_CC0LOC_LOC25 (_WTIMER_ROUTELOC0_CC0LOC_LOC25 << 0) /**< Shifted mode LOC25 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1128 #define WTIMER_ROUTELOC0_CC0LOC_LOC26 (_WTIMER_ROUTELOC0_CC0LOC_LOC26 << 0) /**< Shifted mode LOC26 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1129 #define WTIMER_ROUTELOC0_CC0LOC_LOC27 (_WTIMER_ROUTELOC0_CC0LOC_LOC27 << 0) /**< Shifted mode LOC27 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1130 #define WTIMER_ROUTELOC0_CC0LOC_LOC28 (_WTIMER_ROUTELOC0_CC0LOC_LOC28 << 0) /**< Shifted mode LOC28 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1131 #define WTIMER_ROUTELOC0_CC0LOC_LOC29 (_WTIMER_ROUTELOC0_CC0LOC_LOC29 << 0) /**< Shifted mode LOC29 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1132 #define WTIMER_ROUTELOC0_CC0LOC_LOC30 (_WTIMER_ROUTELOC0_CC0LOC_LOC30 << 0) /**< Shifted mode LOC30 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1133 #define WTIMER_ROUTELOC0_CC0LOC_LOC31 (_WTIMER_ROUTELOC0_CC0LOC_LOC31 << 0) /**< Shifted mode LOC31 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1134 #define _WTIMER_ROUTELOC0_CC1LOC_SHIFT 8 /**< Shift value for TIMER_CC1LOC */
Anna Bridge 142:4eea097334d6 1135 #define _WTIMER_ROUTELOC0_CC1LOC_MASK 0x1F00UL /**< Bit mask for TIMER_CC1LOC */
Anna Bridge 142:4eea097334d6 1136 #define _WTIMER_ROUTELOC0_CC1LOC_LOC0 0x00000000UL /**< Mode LOC0 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1137 #define _WTIMER_ROUTELOC0_CC1LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1138 #define _WTIMER_ROUTELOC0_CC1LOC_LOC1 0x00000001UL /**< Mode LOC1 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1139 #define _WTIMER_ROUTELOC0_CC1LOC_LOC2 0x00000002UL /**< Mode LOC2 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1140 #define _WTIMER_ROUTELOC0_CC1LOC_LOC3 0x00000003UL /**< Mode LOC3 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1141 #define _WTIMER_ROUTELOC0_CC1LOC_LOC4 0x00000004UL /**< Mode LOC4 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1142 #define _WTIMER_ROUTELOC0_CC1LOC_LOC5 0x00000005UL /**< Mode LOC5 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1143 #define _WTIMER_ROUTELOC0_CC1LOC_LOC6 0x00000006UL /**< Mode LOC6 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1144 #define _WTIMER_ROUTELOC0_CC1LOC_LOC7 0x00000007UL /**< Mode LOC7 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1145 #define _WTIMER_ROUTELOC0_CC1LOC_LOC8 0x00000008UL /**< Mode LOC8 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1146 #define _WTIMER_ROUTELOC0_CC1LOC_LOC9 0x00000009UL /**< Mode LOC9 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1147 #define _WTIMER_ROUTELOC0_CC1LOC_LOC10 0x0000000AUL /**< Mode LOC10 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1148 #define _WTIMER_ROUTELOC0_CC1LOC_LOC11 0x0000000BUL /**< Mode LOC11 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1149 #define _WTIMER_ROUTELOC0_CC1LOC_LOC12 0x0000000CUL /**< Mode LOC12 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1150 #define _WTIMER_ROUTELOC0_CC1LOC_LOC13 0x0000000DUL /**< Mode LOC13 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1151 #define _WTIMER_ROUTELOC0_CC1LOC_LOC14 0x0000000EUL /**< Mode LOC14 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1152 #define _WTIMER_ROUTELOC0_CC1LOC_LOC15 0x0000000FUL /**< Mode LOC15 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1153 #define _WTIMER_ROUTELOC0_CC1LOC_LOC16 0x00000010UL /**< Mode LOC16 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1154 #define _WTIMER_ROUTELOC0_CC1LOC_LOC17 0x00000011UL /**< Mode LOC17 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1155 #define _WTIMER_ROUTELOC0_CC1LOC_LOC18 0x00000012UL /**< Mode LOC18 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1156 #define _WTIMER_ROUTELOC0_CC1LOC_LOC19 0x00000013UL /**< Mode LOC19 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1157 #define _WTIMER_ROUTELOC0_CC1LOC_LOC20 0x00000014UL /**< Mode LOC20 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1158 #define _WTIMER_ROUTELOC0_CC1LOC_LOC21 0x00000015UL /**< Mode LOC21 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1159 #define _WTIMER_ROUTELOC0_CC1LOC_LOC22 0x00000016UL /**< Mode LOC22 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1160 #define _WTIMER_ROUTELOC0_CC1LOC_LOC23 0x00000017UL /**< Mode LOC23 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1161 #define _WTIMER_ROUTELOC0_CC1LOC_LOC24 0x00000018UL /**< Mode LOC24 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1162 #define _WTIMER_ROUTELOC0_CC1LOC_LOC25 0x00000019UL /**< Mode LOC25 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1163 #define _WTIMER_ROUTELOC0_CC1LOC_LOC26 0x0000001AUL /**< Mode LOC26 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1164 #define _WTIMER_ROUTELOC0_CC1LOC_LOC27 0x0000001BUL /**< Mode LOC27 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1165 #define _WTIMER_ROUTELOC0_CC1LOC_LOC28 0x0000001CUL /**< Mode LOC28 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1166 #define _WTIMER_ROUTELOC0_CC1LOC_LOC29 0x0000001DUL /**< Mode LOC29 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1167 #define _WTIMER_ROUTELOC0_CC1LOC_LOC30 0x0000001EUL /**< Mode LOC30 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1168 #define _WTIMER_ROUTELOC0_CC1LOC_LOC31 0x0000001FUL /**< Mode LOC31 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1169 #define WTIMER_ROUTELOC0_CC1LOC_LOC0 (_WTIMER_ROUTELOC0_CC1LOC_LOC0 << 8) /**< Shifted mode LOC0 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1170 #define WTIMER_ROUTELOC0_CC1LOC_DEFAULT (_WTIMER_ROUTELOC0_CC1LOC_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1171 #define WTIMER_ROUTELOC0_CC1LOC_LOC1 (_WTIMER_ROUTELOC0_CC1LOC_LOC1 << 8) /**< Shifted mode LOC1 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1172 #define WTIMER_ROUTELOC0_CC1LOC_LOC2 (_WTIMER_ROUTELOC0_CC1LOC_LOC2 << 8) /**< Shifted mode LOC2 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1173 #define WTIMER_ROUTELOC0_CC1LOC_LOC3 (_WTIMER_ROUTELOC0_CC1LOC_LOC3 << 8) /**< Shifted mode LOC3 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1174 #define WTIMER_ROUTELOC0_CC1LOC_LOC4 (_WTIMER_ROUTELOC0_CC1LOC_LOC4 << 8) /**< Shifted mode LOC4 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1175 #define WTIMER_ROUTELOC0_CC1LOC_LOC5 (_WTIMER_ROUTELOC0_CC1LOC_LOC5 << 8) /**< Shifted mode LOC5 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1176 #define WTIMER_ROUTELOC0_CC1LOC_LOC6 (_WTIMER_ROUTELOC0_CC1LOC_LOC6 << 8) /**< Shifted mode LOC6 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1177 #define WTIMER_ROUTELOC0_CC1LOC_LOC7 (_WTIMER_ROUTELOC0_CC1LOC_LOC7 << 8) /**< Shifted mode LOC7 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1178 #define WTIMER_ROUTELOC0_CC1LOC_LOC8 (_WTIMER_ROUTELOC0_CC1LOC_LOC8 << 8) /**< Shifted mode LOC8 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1179 #define WTIMER_ROUTELOC0_CC1LOC_LOC9 (_WTIMER_ROUTELOC0_CC1LOC_LOC9 << 8) /**< Shifted mode LOC9 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1180 #define WTIMER_ROUTELOC0_CC1LOC_LOC10 (_WTIMER_ROUTELOC0_CC1LOC_LOC10 << 8) /**< Shifted mode LOC10 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1181 #define WTIMER_ROUTELOC0_CC1LOC_LOC11 (_WTIMER_ROUTELOC0_CC1LOC_LOC11 << 8) /**< Shifted mode LOC11 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1182 #define WTIMER_ROUTELOC0_CC1LOC_LOC12 (_WTIMER_ROUTELOC0_CC1LOC_LOC12 << 8) /**< Shifted mode LOC12 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1183 #define WTIMER_ROUTELOC0_CC1LOC_LOC13 (_WTIMER_ROUTELOC0_CC1LOC_LOC13 << 8) /**< Shifted mode LOC13 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1184 #define WTIMER_ROUTELOC0_CC1LOC_LOC14 (_WTIMER_ROUTELOC0_CC1LOC_LOC14 << 8) /**< Shifted mode LOC14 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1185 #define WTIMER_ROUTELOC0_CC1LOC_LOC15 (_WTIMER_ROUTELOC0_CC1LOC_LOC15 << 8) /**< Shifted mode LOC15 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1186 #define WTIMER_ROUTELOC0_CC1LOC_LOC16 (_WTIMER_ROUTELOC0_CC1LOC_LOC16 << 8) /**< Shifted mode LOC16 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1187 #define WTIMER_ROUTELOC0_CC1LOC_LOC17 (_WTIMER_ROUTELOC0_CC1LOC_LOC17 << 8) /**< Shifted mode LOC17 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1188 #define WTIMER_ROUTELOC0_CC1LOC_LOC18 (_WTIMER_ROUTELOC0_CC1LOC_LOC18 << 8) /**< Shifted mode LOC18 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1189 #define WTIMER_ROUTELOC0_CC1LOC_LOC19 (_WTIMER_ROUTELOC0_CC1LOC_LOC19 << 8) /**< Shifted mode LOC19 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1190 #define WTIMER_ROUTELOC0_CC1LOC_LOC20 (_WTIMER_ROUTELOC0_CC1LOC_LOC20 << 8) /**< Shifted mode LOC20 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1191 #define WTIMER_ROUTELOC0_CC1LOC_LOC21 (_WTIMER_ROUTELOC0_CC1LOC_LOC21 << 8) /**< Shifted mode LOC21 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1192 #define WTIMER_ROUTELOC0_CC1LOC_LOC22 (_WTIMER_ROUTELOC0_CC1LOC_LOC22 << 8) /**< Shifted mode LOC22 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1193 #define WTIMER_ROUTELOC0_CC1LOC_LOC23 (_WTIMER_ROUTELOC0_CC1LOC_LOC23 << 8) /**< Shifted mode LOC23 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1194 #define WTIMER_ROUTELOC0_CC1LOC_LOC24 (_WTIMER_ROUTELOC0_CC1LOC_LOC24 << 8) /**< Shifted mode LOC24 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1195 #define WTIMER_ROUTELOC0_CC1LOC_LOC25 (_WTIMER_ROUTELOC0_CC1LOC_LOC25 << 8) /**< Shifted mode LOC25 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1196 #define WTIMER_ROUTELOC0_CC1LOC_LOC26 (_WTIMER_ROUTELOC0_CC1LOC_LOC26 << 8) /**< Shifted mode LOC26 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1197 #define WTIMER_ROUTELOC0_CC1LOC_LOC27 (_WTIMER_ROUTELOC0_CC1LOC_LOC27 << 8) /**< Shifted mode LOC27 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1198 #define WTIMER_ROUTELOC0_CC1LOC_LOC28 (_WTIMER_ROUTELOC0_CC1LOC_LOC28 << 8) /**< Shifted mode LOC28 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1199 #define WTIMER_ROUTELOC0_CC1LOC_LOC29 (_WTIMER_ROUTELOC0_CC1LOC_LOC29 << 8) /**< Shifted mode LOC29 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1200 #define WTIMER_ROUTELOC0_CC1LOC_LOC30 (_WTIMER_ROUTELOC0_CC1LOC_LOC30 << 8) /**< Shifted mode LOC30 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1201 #define WTIMER_ROUTELOC0_CC1LOC_LOC31 (_WTIMER_ROUTELOC0_CC1LOC_LOC31 << 8) /**< Shifted mode LOC31 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1202 #define _WTIMER_ROUTELOC0_CC2LOC_SHIFT 16 /**< Shift value for TIMER_CC2LOC */
Anna Bridge 142:4eea097334d6 1203 #define _WTIMER_ROUTELOC0_CC2LOC_MASK 0x1F0000UL /**< Bit mask for TIMER_CC2LOC */
Anna Bridge 142:4eea097334d6 1204 #define _WTIMER_ROUTELOC0_CC2LOC_LOC0 0x00000000UL /**< Mode LOC0 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1205 #define _WTIMER_ROUTELOC0_CC2LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1206 #define _WTIMER_ROUTELOC0_CC2LOC_LOC1 0x00000001UL /**< Mode LOC1 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1207 #define _WTIMER_ROUTELOC0_CC2LOC_LOC2 0x00000002UL /**< Mode LOC2 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1208 #define _WTIMER_ROUTELOC0_CC2LOC_LOC3 0x00000003UL /**< Mode LOC3 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1209 #define _WTIMER_ROUTELOC0_CC2LOC_LOC4 0x00000004UL /**< Mode LOC4 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1210 #define _WTIMER_ROUTELOC0_CC2LOC_LOC5 0x00000005UL /**< Mode LOC5 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1211 #define _WTIMER_ROUTELOC0_CC2LOC_LOC6 0x00000006UL /**< Mode LOC6 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1212 #define _WTIMER_ROUTELOC0_CC2LOC_LOC7 0x00000007UL /**< Mode LOC7 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1213 #define _WTIMER_ROUTELOC0_CC2LOC_LOC8 0x00000008UL /**< Mode LOC8 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1214 #define _WTIMER_ROUTELOC0_CC2LOC_LOC9 0x00000009UL /**< Mode LOC9 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1215 #define _WTIMER_ROUTELOC0_CC2LOC_LOC10 0x0000000AUL /**< Mode LOC10 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1216 #define _WTIMER_ROUTELOC0_CC2LOC_LOC11 0x0000000BUL /**< Mode LOC11 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1217 #define _WTIMER_ROUTELOC0_CC2LOC_LOC12 0x0000000CUL /**< Mode LOC12 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1218 #define _WTIMER_ROUTELOC0_CC2LOC_LOC13 0x0000000DUL /**< Mode LOC13 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1219 #define _WTIMER_ROUTELOC0_CC2LOC_LOC14 0x0000000EUL /**< Mode LOC14 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1220 #define _WTIMER_ROUTELOC0_CC2LOC_LOC15 0x0000000FUL /**< Mode LOC15 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1221 #define _WTIMER_ROUTELOC0_CC2LOC_LOC16 0x00000010UL /**< Mode LOC16 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1222 #define _WTIMER_ROUTELOC0_CC2LOC_LOC17 0x00000011UL /**< Mode LOC17 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1223 #define _WTIMER_ROUTELOC0_CC2LOC_LOC18 0x00000012UL /**< Mode LOC18 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1224 #define _WTIMER_ROUTELOC0_CC2LOC_LOC19 0x00000013UL /**< Mode LOC19 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1225 #define _WTIMER_ROUTELOC0_CC2LOC_LOC20 0x00000014UL /**< Mode LOC20 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1226 #define _WTIMER_ROUTELOC0_CC2LOC_LOC21 0x00000015UL /**< Mode LOC21 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1227 #define _WTIMER_ROUTELOC0_CC2LOC_LOC22 0x00000016UL /**< Mode LOC22 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1228 #define _WTIMER_ROUTELOC0_CC2LOC_LOC23 0x00000017UL /**< Mode LOC23 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1229 #define _WTIMER_ROUTELOC0_CC2LOC_LOC24 0x00000018UL /**< Mode LOC24 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1230 #define _WTIMER_ROUTELOC0_CC2LOC_LOC25 0x00000019UL /**< Mode LOC25 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1231 #define _WTIMER_ROUTELOC0_CC2LOC_LOC26 0x0000001AUL /**< Mode LOC26 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1232 #define _WTIMER_ROUTELOC0_CC2LOC_LOC27 0x0000001BUL /**< Mode LOC27 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1233 #define _WTIMER_ROUTELOC0_CC2LOC_LOC28 0x0000001CUL /**< Mode LOC28 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1234 #define _WTIMER_ROUTELOC0_CC2LOC_LOC29 0x0000001DUL /**< Mode LOC29 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1235 #define _WTIMER_ROUTELOC0_CC2LOC_LOC30 0x0000001EUL /**< Mode LOC30 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1236 #define _WTIMER_ROUTELOC0_CC2LOC_LOC31 0x0000001FUL /**< Mode LOC31 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1237 #define WTIMER_ROUTELOC0_CC2LOC_LOC0 (_WTIMER_ROUTELOC0_CC2LOC_LOC0 << 16) /**< Shifted mode LOC0 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1238 #define WTIMER_ROUTELOC0_CC2LOC_DEFAULT (_WTIMER_ROUTELOC0_CC2LOC_DEFAULT << 16) /**< Shifted mode DEFAULT for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1239 #define WTIMER_ROUTELOC0_CC2LOC_LOC1 (_WTIMER_ROUTELOC0_CC2LOC_LOC1 << 16) /**< Shifted mode LOC1 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1240 #define WTIMER_ROUTELOC0_CC2LOC_LOC2 (_WTIMER_ROUTELOC0_CC2LOC_LOC2 << 16) /**< Shifted mode LOC2 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1241 #define WTIMER_ROUTELOC0_CC2LOC_LOC3 (_WTIMER_ROUTELOC0_CC2LOC_LOC3 << 16) /**< Shifted mode LOC3 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1242 #define WTIMER_ROUTELOC0_CC2LOC_LOC4 (_WTIMER_ROUTELOC0_CC2LOC_LOC4 << 16) /**< Shifted mode LOC4 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1243 #define WTIMER_ROUTELOC0_CC2LOC_LOC5 (_WTIMER_ROUTELOC0_CC2LOC_LOC5 << 16) /**< Shifted mode LOC5 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1244 #define WTIMER_ROUTELOC0_CC2LOC_LOC6 (_WTIMER_ROUTELOC0_CC2LOC_LOC6 << 16) /**< Shifted mode LOC6 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1245 #define WTIMER_ROUTELOC0_CC2LOC_LOC7 (_WTIMER_ROUTELOC0_CC2LOC_LOC7 << 16) /**< Shifted mode LOC7 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1246 #define WTIMER_ROUTELOC0_CC2LOC_LOC8 (_WTIMER_ROUTELOC0_CC2LOC_LOC8 << 16) /**< Shifted mode LOC8 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1247 #define WTIMER_ROUTELOC0_CC2LOC_LOC9 (_WTIMER_ROUTELOC0_CC2LOC_LOC9 << 16) /**< Shifted mode LOC9 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1248 #define WTIMER_ROUTELOC0_CC2LOC_LOC10 (_WTIMER_ROUTELOC0_CC2LOC_LOC10 << 16) /**< Shifted mode LOC10 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1249 #define WTIMER_ROUTELOC0_CC2LOC_LOC11 (_WTIMER_ROUTELOC0_CC2LOC_LOC11 << 16) /**< Shifted mode LOC11 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1250 #define WTIMER_ROUTELOC0_CC2LOC_LOC12 (_WTIMER_ROUTELOC0_CC2LOC_LOC12 << 16) /**< Shifted mode LOC12 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1251 #define WTIMER_ROUTELOC0_CC2LOC_LOC13 (_WTIMER_ROUTELOC0_CC2LOC_LOC13 << 16) /**< Shifted mode LOC13 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1252 #define WTIMER_ROUTELOC0_CC2LOC_LOC14 (_WTIMER_ROUTELOC0_CC2LOC_LOC14 << 16) /**< Shifted mode LOC14 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1253 #define WTIMER_ROUTELOC0_CC2LOC_LOC15 (_WTIMER_ROUTELOC0_CC2LOC_LOC15 << 16) /**< Shifted mode LOC15 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1254 #define WTIMER_ROUTELOC0_CC2LOC_LOC16 (_WTIMER_ROUTELOC0_CC2LOC_LOC16 << 16) /**< Shifted mode LOC16 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1255 #define WTIMER_ROUTELOC0_CC2LOC_LOC17 (_WTIMER_ROUTELOC0_CC2LOC_LOC17 << 16) /**< Shifted mode LOC17 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1256 #define WTIMER_ROUTELOC0_CC2LOC_LOC18 (_WTIMER_ROUTELOC0_CC2LOC_LOC18 << 16) /**< Shifted mode LOC18 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1257 #define WTIMER_ROUTELOC0_CC2LOC_LOC19 (_WTIMER_ROUTELOC0_CC2LOC_LOC19 << 16) /**< Shifted mode LOC19 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1258 #define WTIMER_ROUTELOC0_CC2LOC_LOC20 (_WTIMER_ROUTELOC0_CC2LOC_LOC20 << 16) /**< Shifted mode LOC20 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1259 #define WTIMER_ROUTELOC0_CC2LOC_LOC21 (_WTIMER_ROUTELOC0_CC2LOC_LOC21 << 16) /**< Shifted mode LOC21 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1260 #define WTIMER_ROUTELOC0_CC2LOC_LOC22 (_WTIMER_ROUTELOC0_CC2LOC_LOC22 << 16) /**< Shifted mode LOC22 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1261 #define WTIMER_ROUTELOC0_CC2LOC_LOC23 (_WTIMER_ROUTELOC0_CC2LOC_LOC23 << 16) /**< Shifted mode LOC23 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1262 #define WTIMER_ROUTELOC0_CC2LOC_LOC24 (_WTIMER_ROUTELOC0_CC2LOC_LOC24 << 16) /**< Shifted mode LOC24 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1263 #define WTIMER_ROUTELOC0_CC2LOC_LOC25 (_WTIMER_ROUTELOC0_CC2LOC_LOC25 << 16) /**< Shifted mode LOC25 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1264 #define WTIMER_ROUTELOC0_CC2LOC_LOC26 (_WTIMER_ROUTELOC0_CC2LOC_LOC26 << 16) /**< Shifted mode LOC26 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1265 #define WTIMER_ROUTELOC0_CC2LOC_LOC27 (_WTIMER_ROUTELOC0_CC2LOC_LOC27 << 16) /**< Shifted mode LOC27 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1266 #define WTIMER_ROUTELOC0_CC2LOC_LOC28 (_WTIMER_ROUTELOC0_CC2LOC_LOC28 << 16) /**< Shifted mode LOC28 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1267 #define WTIMER_ROUTELOC0_CC2LOC_LOC29 (_WTIMER_ROUTELOC0_CC2LOC_LOC29 << 16) /**< Shifted mode LOC29 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1268 #define WTIMER_ROUTELOC0_CC2LOC_LOC30 (_WTIMER_ROUTELOC0_CC2LOC_LOC30 << 16) /**< Shifted mode LOC30 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1269 #define WTIMER_ROUTELOC0_CC2LOC_LOC31 (_WTIMER_ROUTELOC0_CC2LOC_LOC31 << 16) /**< Shifted mode LOC31 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1270 #define _WTIMER_ROUTELOC0_CC3LOC_SHIFT 24 /**< Shift value for TIMER_CC3LOC */
Anna Bridge 142:4eea097334d6 1271 #define _WTIMER_ROUTELOC0_CC3LOC_MASK 0x1F000000UL /**< Bit mask for TIMER_CC3LOC */
Anna Bridge 142:4eea097334d6 1272 #define _WTIMER_ROUTELOC0_CC3LOC_LOC0 0x00000000UL /**< Mode LOC0 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1273 #define _WTIMER_ROUTELOC0_CC3LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1274 #define _WTIMER_ROUTELOC0_CC3LOC_LOC1 0x00000001UL /**< Mode LOC1 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1275 #define _WTIMER_ROUTELOC0_CC3LOC_LOC2 0x00000002UL /**< Mode LOC2 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1276 #define _WTIMER_ROUTELOC0_CC3LOC_LOC3 0x00000003UL /**< Mode LOC3 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1277 #define _WTIMER_ROUTELOC0_CC3LOC_LOC4 0x00000004UL /**< Mode LOC4 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1278 #define _WTIMER_ROUTELOC0_CC3LOC_LOC5 0x00000005UL /**< Mode LOC5 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1279 #define _WTIMER_ROUTELOC0_CC3LOC_LOC6 0x00000006UL /**< Mode LOC6 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1280 #define _WTIMER_ROUTELOC0_CC3LOC_LOC7 0x00000007UL /**< Mode LOC7 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1281 #define _WTIMER_ROUTELOC0_CC3LOC_LOC8 0x00000008UL /**< Mode LOC8 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1282 #define _WTIMER_ROUTELOC0_CC3LOC_LOC9 0x00000009UL /**< Mode LOC9 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1283 #define _WTIMER_ROUTELOC0_CC3LOC_LOC10 0x0000000AUL /**< Mode LOC10 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1284 #define _WTIMER_ROUTELOC0_CC3LOC_LOC11 0x0000000BUL /**< Mode LOC11 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1285 #define _WTIMER_ROUTELOC0_CC3LOC_LOC12 0x0000000CUL /**< Mode LOC12 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1286 #define _WTIMER_ROUTELOC0_CC3LOC_LOC13 0x0000000DUL /**< Mode LOC13 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1287 #define _WTIMER_ROUTELOC0_CC3LOC_LOC14 0x0000000EUL /**< Mode LOC14 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1288 #define _WTIMER_ROUTELOC0_CC3LOC_LOC15 0x0000000FUL /**< Mode LOC15 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1289 #define _WTIMER_ROUTELOC0_CC3LOC_LOC16 0x00000010UL /**< Mode LOC16 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1290 #define _WTIMER_ROUTELOC0_CC3LOC_LOC17 0x00000011UL /**< Mode LOC17 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1291 #define _WTIMER_ROUTELOC0_CC3LOC_LOC18 0x00000012UL /**< Mode LOC18 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1292 #define _WTIMER_ROUTELOC0_CC3LOC_LOC19 0x00000013UL /**< Mode LOC19 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1293 #define _WTIMER_ROUTELOC0_CC3LOC_LOC20 0x00000014UL /**< Mode LOC20 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1294 #define _WTIMER_ROUTELOC0_CC3LOC_LOC21 0x00000015UL /**< Mode LOC21 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1295 #define _WTIMER_ROUTELOC0_CC3LOC_LOC22 0x00000016UL /**< Mode LOC22 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1296 #define _WTIMER_ROUTELOC0_CC3LOC_LOC23 0x00000017UL /**< Mode LOC23 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1297 #define _WTIMER_ROUTELOC0_CC3LOC_LOC24 0x00000018UL /**< Mode LOC24 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1298 #define _WTIMER_ROUTELOC0_CC3LOC_LOC25 0x00000019UL /**< Mode LOC25 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1299 #define _WTIMER_ROUTELOC0_CC3LOC_LOC26 0x0000001AUL /**< Mode LOC26 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1300 #define _WTIMER_ROUTELOC0_CC3LOC_LOC27 0x0000001BUL /**< Mode LOC27 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1301 #define _WTIMER_ROUTELOC0_CC3LOC_LOC28 0x0000001CUL /**< Mode LOC28 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1302 #define _WTIMER_ROUTELOC0_CC3LOC_LOC29 0x0000001DUL /**< Mode LOC29 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1303 #define _WTIMER_ROUTELOC0_CC3LOC_LOC30 0x0000001EUL /**< Mode LOC30 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1304 #define _WTIMER_ROUTELOC0_CC3LOC_LOC31 0x0000001FUL /**< Mode LOC31 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1305 #define WTIMER_ROUTELOC0_CC3LOC_LOC0 (_WTIMER_ROUTELOC0_CC3LOC_LOC0 << 24) /**< Shifted mode LOC0 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1306 #define WTIMER_ROUTELOC0_CC3LOC_DEFAULT (_WTIMER_ROUTELOC0_CC3LOC_DEFAULT << 24) /**< Shifted mode DEFAULT for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1307 #define WTIMER_ROUTELOC0_CC3LOC_LOC1 (_WTIMER_ROUTELOC0_CC3LOC_LOC1 << 24) /**< Shifted mode LOC1 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1308 #define WTIMER_ROUTELOC0_CC3LOC_LOC2 (_WTIMER_ROUTELOC0_CC3LOC_LOC2 << 24) /**< Shifted mode LOC2 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1309 #define WTIMER_ROUTELOC0_CC3LOC_LOC3 (_WTIMER_ROUTELOC0_CC3LOC_LOC3 << 24) /**< Shifted mode LOC3 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1310 #define WTIMER_ROUTELOC0_CC3LOC_LOC4 (_WTIMER_ROUTELOC0_CC3LOC_LOC4 << 24) /**< Shifted mode LOC4 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1311 #define WTIMER_ROUTELOC0_CC3LOC_LOC5 (_WTIMER_ROUTELOC0_CC3LOC_LOC5 << 24) /**< Shifted mode LOC5 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1312 #define WTIMER_ROUTELOC0_CC3LOC_LOC6 (_WTIMER_ROUTELOC0_CC3LOC_LOC6 << 24) /**< Shifted mode LOC6 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1313 #define WTIMER_ROUTELOC0_CC3LOC_LOC7 (_WTIMER_ROUTELOC0_CC3LOC_LOC7 << 24) /**< Shifted mode LOC7 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1314 #define WTIMER_ROUTELOC0_CC3LOC_LOC8 (_WTIMER_ROUTELOC0_CC3LOC_LOC8 << 24) /**< Shifted mode LOC8 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1315 #define WTIMER_ROUTELOC0_CC3LOC_LOC9 (_WTIMER_ROUTELOC0_CC3LOC_LOC9 << 24) /**< Shifted mode LOC9 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1316 #define WTIMER_ROUTELOC0_CC3LOC_LOC10 (_WTIMER_ROUTELOC0_CC3LOC_LOC10 << 24) /**< Shifted mode LOC10 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1317 #define WTIMER_ROUTELOC0_CC3LOC_LOC11 (_WTIMER_ROUTELOC0_CC3LOC_LOC11 << 24) /**< Shifted mode LOC11 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1318 #define WTIMER_ROUTELOC0_CC3LOC_LOC12 (_WTIMER_ROUTELOC0_CC3LOC_LOC12 << 24) /**< Shifted mode LOC12 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1319 #define WTIMER_ROUTELOC0_CC3LOC_LOC13 (_WTIMER_ROUTELOC0_CC3LOC_LOC13 << 24) /**< Shifted mode LOC13 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1320 #define WTIMER_ROUTELOC0_CC3LOC_LOC14 (_WTIMER_ROUTELOC0_CC3LOC_LOC14 << 24) /**< Shifted mode LOC14 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1321 #define WTIMER_ROUTELOC0_CC3LOC_LOC15 (_WTIMER_ROUTELOC0_CC3LOC_LOC15 << 24) /**< Shifted mode LOC15 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1322 #define WTIMER_ROUTELOC0_CC3LOC_LOC16 (_WTIMER_ROUTELOC0_CC3LOC_LOC16 << 24) /**< Shifted mode LOC16 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1323 #define WTIMER_ROUTELOC0_CC3LOC_LOC17 (_WTIMER_ROUTELOC0_CC3LOC_LOC17 << 24) /**< Shifted mode LOC17 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1324 #define WTIMER_ROUTELOC0_CC3LOC_LOC18 (_WTIMER_ROUTELOC0_CC3LOC_LOC18 << 24) /**< Shifted mode LOC18 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1325 #define WTIMER_ROUTELOC0_CC3LOC_LOC19 (_WTIMER_ROUTELOC0_CC3LOC_LOC19 << 24) /**< Shifted mode LOC19 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1326 #define WTIMER_ROUTELOC0_CC3LOC_LOC20 (_WTIMER_ROUTELOC0_CC3LOC_LOC20 << 24) /**< Shifted mode LOC20 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1327 #define WTIMER_ROUTELOC0_CC3LOC_LOC21 (_WTIMER_ROUTELOC0_CC3LOC_LOC21 << 24) /**< Shifted mode LOC21 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1328 #define WTIMER_ROUTELOC0_CC3LOC_LOC22 (_WTIMER_ROUTELOC0_CC3LOC_LOC22 << 24) /**< Shifted mode LOC22 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1329 #define WTIMER_ROUTELOC0_CC3LOC_LOC23 (_WTIMER_ROUTELOC0_CC3LOC_LOC23 << 24) /**< Shifted mode LOC23 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1330 #define WTIMER_ROUTELOC0_CC3LOC_LOC24 (_WTIMER_ROUTELOC0_CC3LOC_LOC24 << 24) /**< Shifted mode LOC24 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1331 #define WTIMER_ROUTELOC0_CC3LOC_LOC25 (_WTIMER_ROUTELOC0_CC3LOC_LOC25 << 24) /**< Shifted mode LOC25 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1332 #define WTIMER_ROUTELOC0_CC3LOC_LOC26 (_WTIMER_ROUTELOC0_CC3LOC_LOC26 << 24) /**< Shifted mode LOC26 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1333 #define WTIMER_ROUTELOC0_CC3LOC_LOC27 (_WTIMER_ROUTELOC0_CC3LOC_LOC27 << 24) /**< Shifted mode LOC27 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1334 #define WTIMER_ROUTELOC0_CC3LOC_LOC28 (_WTIMER_ROUTELOC0_CC3LOC_LOC28 << 24) /**< Shifted mode LOC28 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1335 #define WTIMER_ROUTELOC0_CC3LOC_LOC29 (_WTIMER_ROUTELOC0_CC3LOC_LOC29 << 24) /**< Shifted mode LOC29 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1336 #define WTIMER_ROUTELOC0_CC3LOC_LOC30 (_WTIMER_ROUTELOC0_CC3LOC_LOC30 << 24) /**< Shifted mode LOC30 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1337 #define WTIMER_ROUTELOC0_CC3LOC_LOC31 (_WTIMER_ROUTELOC0_CC3LOC_LOC31 << 24) /**< Shifted mode LOC31 for WTIMER_ROUTELOC0 */
Anna Bridge 142:4eea097334d6 1338
Anna Bridge 142:4eea097334d6 1339 /* Bit fields for WTIMER ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1340 #define _WTIMER_ROUTELOC2_RESETVALUE 0x00000000UL /**< Default value for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1341 #define _WTIMER_ROUTELOC2_MASK 0x001F1F1FUL /**< Mask for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1342 #define _WTIMER_ROUTELOC2_CDTI0LOC_SHIFT 0 /**< Shift value for TIMER_CDTI0LOC */
Anna Bridge 142:4eea097334d6 1343 #define _WTIMER_ROUTELOC2_CDTI0LOC_MASK 0x1FUL /**< Bit mask for TIMER_CDTI0LOC */
Anna Bridge 142:4eea097334d6 1344 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC0 0x00000000UL /**< Mode LOC0 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1345 #define _WTIMER_ROUTELOC2_CDTI0LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1346 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC1 0x00000001UL /**< Mode LOC1 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1347 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC2 0x00000002UL /**< Mode LOC2 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1348 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC3 0x00000003UL /**< Mode LOC3 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1349 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC4 0x00000004UL /**< Mode LOC4 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1350 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC5 0x00000005UL /**< Mode LOC5 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1351 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC6 0x00000006UL /**< Mode LOC6 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1352 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC7 0x00000007UL /**< Mode LOC7 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1353 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC8 0x00000008UL /**< Mode LOC8 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1354 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC9 0x00000009UL /**< Mode LOC9 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1355 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC10 0x0000000AUL /**< Mode LOC10 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1356 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC11 0x0000000BUL /**< Mode LOC11 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1357 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC12 0x0000000CUL /**< Mode LOC12 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1358 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC13 0x0000000DUL /**< Mode LOC13 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1359 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC14 0x0000000EUL /**< Mode LOC14 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1360 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC15 0x0000000FUL /**< Mode LOC15 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1361 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC16 0x00000010UL /**< Mode LOC16 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1362 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC17 0x00000011UL /**< Mode LOC17 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1363 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC18 0x00000012UL /**< Mode LOC18 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1364 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC19 0x00000013UL /**< Mode LOC19 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1365 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC20 0x00000014UL /**< Mode LOC20 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1366 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC21 0x00000015UL /**< Mode LOC21 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1367 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC22 0x00000016UL /**< Mode LOC22 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1368 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC23 0x00000017UL /**< Mode LOC23 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1369 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC24 0x00000018UL /**< Mode LOC24 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1370 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC25 0x00000019UL /**< Mode LOC25 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1371 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC26 0x0000001AUL /**< Mode LOC26 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1372 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC27 0x0000001BUL /**< Mode LOC27 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1373 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC28 0x0000001CUL /**< Mode LOC28 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1374 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC29 0x0000001DUL /**< Mode LOC29 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1375 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC30 0x0000001EUL /**< Mode LOC30 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1376 #define _WTIMER_ROUTELOC2_CDTI0LOC_LOC31 0x0000001FUL /**< Mode LOC31 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1377 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC0 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC0 << 0) /**< Shifted mode LOC0 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1378 #define WTIMER_ROUTELOC2_CDTI0LOC_DEFAULT (_WTIMER_ROUTELOC2_CDTI0LOC_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1379 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC1 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC1 << 0) /**< Shifted mode LOC1 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1380 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC2 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC2 << 0) /**< Shifted mode LOC2 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1381 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC3 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC3 << 0) /**< Shifted mode LOC3 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1382 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC4 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC4 << 0) /**< Shifted mode LOC4 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1383 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC5 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC5 << 0) /**< Shifted mode LOC5 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1384 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC6 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC6 << 0) /**< Shifted mode LOC6 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1385 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC7 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC7 << 0) /**< Shifted mode LOC7 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1386 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC8 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC8 << 0) /**< Shifted mode LOC8 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1387 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC9 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC9 << 0) /**< Shifted mode LOC9 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1388 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC10 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC10 << 0) /**< Shifted mode LOC10 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1389 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC11 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC11 << 0) /**< Shifted mode LOC11 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1390 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC12 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC12 << 0) /**< Shifted mode LOC12 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1391 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC13 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC13 << 0) /**< Shifted mode LOC13 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1392 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC14 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC14 << 0) /**< Shifted mode LOC14 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1393 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC15 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC15 << 0) /**< Shifted mode LOC15 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1394 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC16 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC16 << 0) /**< Shifted mode LOC16 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1395 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC17 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC17 << 0) /**< Shifted mode LOC17 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1396 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC18 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC18 << 0) /**< Shifted mode LOC18 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1397 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC19 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC19 << 0) /**< Shifted mode LOC19 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1398 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC20 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC20 << 0) /**< Shifted mode LOC20 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1399 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC21 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC21 << 0) /**< Shifted mode LOC21 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1400 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC22 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC22 << 0) /**< Shifted mode LOC22 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1401 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC23 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC23 << 0) /**< Shifted mode LOC23 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1402 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC24 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC24 << 0) /**< Shifted mode LOC24 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1403 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC25 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC25 << 0) /**< Shifted mode LOC25 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1404 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC26 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC26 << 0) /**< Shifted mode LOC26 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1405 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC27 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC27 << 0) /**< Shifted mode LOC27 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1406 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC28 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC28 << 0) /**< Shifted mode LOC28 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1407 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC29 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC29 << 0) /**< Shifted mode LOC29 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1408 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC30 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC30 << 0) /**< Shifted mode LOC30 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1409 #define WTIMER_ROUTELOC2_CDTI0LOC_LOC31 (_WTIMER_ROUTELOC2_CDTI0LOC_LOC31 << 0) /**< Shifted mode LOC31 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1410 #define _WTIMER_ROUTELOC2_CDTI1LOC_SHIFT 8 /**< Shift value for TIMER_CDTI1LOC */
Anna Bridge 142:4eea097334d6 1411 #define _WTIMER_ROUTELOC2_CDTI1LOC_MASK 0x1F00UL /**< Bit mask for TIMER_CDTI1LOC */
Anna Bridge 142:4eea097334d6 1412 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC0 0x00000000UL /**< Mode LOC0 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1413 #define _WTIMER_ROUTELOC2_CDTI1LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1414 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC1 0x00000001UL /**< Mode LOC1 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1415 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC2 0x00000002UL /**< Mode LOC2 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1416 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC3 0x00000003UL /**< Mode LOC3 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1417 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC4 0x00000004UL /**< Mode LOC4 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1418 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC5 0x00000005UL /**< Mode LOC5 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1419 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC6 0x00000006UL /**< Mode LOC6 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1420 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC7 0x00000007UL /**< Mode LOC7 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1421 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC8 0x00000008UL /**< Mode LOC8 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1422 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC9 0x00000009UL /**< Mode LOC9 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1423 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC10 0x0000000AUL /**< Mode LOC10 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1424 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC11 0x0000000BUL /**< Mode LOC11 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1425 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC12 0x0000000CUL /**< Mode LOC12 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1426 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC13 0x0000000DUL /**< Mode LOC13 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1427 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC14 0x0000000EUL /**< Mode LOC14 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1428 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC15 0x0000000FUL /**< Mode LOC15 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1429 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC16 0x00000010UL /**< Mode LOC16 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1430 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC17 0x00000011UL /**< Mode LOC17 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1431 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC18 0x00000012UL /**< Mode LOC18 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1432 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC19 0x00000013UL /**< Mode LOC19 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1433 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC20 0x00000014UL /**< Mode LOC20 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1434 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC21 0x00000015UL /**< Mode LOC21 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1435 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC22 0x00000016UL /**< Mode LOC22 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1436 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC23 0x00000017UL /**< Mode LOC23 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1437 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC24 0x00000018UL /**< Mode LOC24 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1438 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC25 0x00000019UL /**< Mode LOC25 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1439 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC26 0x0000001AUL /**< Mode LOC26 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1440 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC27 0x0000001BUL /**< Mode LOC27 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1441 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC28 0x0000001CUL /**< Mode LOC28 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1442 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC29 0x0000001DUL /**< Mode LOC29 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1443 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC30 0x0000001EUL /**< Mode LOC30 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1444 #define _WTIMER_ROUTELOC2_CDTI1LOC_LOC31 0x0000001FUL /**< Mode LOC31 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1445 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC0 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC0 << 8) /**< Shifted mode LOC0 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1446 #define WTIMER_ROUTELOC2_CDTI1LOC_DEFAULT (_WTIMER_ROUTELOC2_CDTI1LOC_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1447 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC1 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC1 << 8) /**< Shifted mode LOC1 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1448 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC2 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC2 << 8) /**< Shifted mode LOC2 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1449 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC3 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC3 << 8) /**< Shifted mode LOC3 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1450 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC4 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC4 << 8) /**< Shifted mode LOC4 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1451 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC5 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC5 << 8) /**< Shifted mode LOC5 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1452 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC6 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC6 << 8) /**< Shifted mode LOC6 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1453 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC7 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC7 << 8) /**< Shifted mode LOC7 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1454 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC8 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC8 << 8) /**< Shifted mode LOC8 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1455 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC9 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC9 << 8) /**< Shifted mode LOC9 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1456 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC10 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC10 << 8) /**< Shifted mode LOC10 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1457 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC11 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC11 << 8) /**< Shifted mode LOC11 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1458 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC12 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC12 << 8) /**< Shifted mode LOC12 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1459 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC13 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC13 << 8) /**< Shifted mode LOC13 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1460 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC14 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC14 << 8) /**< Shifted mode LOC14 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1461 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC15 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC15 << 8) /**< Shifted mode LOC15 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1462 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC16 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC16 << 8) /**< Shifted mode LOC16 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1463 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC17 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC17 << 8) /**< Shifted mode LOC17 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1464 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC18 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC18 << 8) /**< Shifted mode LOC18 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1465 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC19 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC19 << 8) /**< Shifted mode LOC19 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1466 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC20 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC20 << 8) /**< Shifted mode LOC20 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1467 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC21 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC21 << 8) /**< Shifted mode LOC21 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1468 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC22 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC22 << 8) /**< Shifted mode LOC22 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1469 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC23 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC23 << 8) /**< Shifted mode LOC23 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1470 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC24 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC24 << 8) /**< Shifted mode LOC24 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1471 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC25 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC25 << 8) /**< Shifted mode LOC25 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1472 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC26 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC26 << 8) /**< Shifted mode LOC26 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1473 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC27 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC27 << 8) /**< Shifted mode LOC27 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1474 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC28 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC28 << 8) /**< Shifted mode LOC28 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1475 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC29 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC29 << 8) /**< Shifted mode LOC29 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1476 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC30 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC30 << 8) /**< Shifted mode LOC30 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1477 #define WTIMER_ROUTELOC2_CDTI1LOC_LOC31 (_WTIMER_ROUTELOC2_CDTI1LOC_LOC31 << 8) /**< Shifted mode LOC31 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1478 #define _WTIMER_ROUTELOC2_CDTI2LOC_SHIFT 16 /**< Shift value for TIMER_CDTI2LOC */
Anna Bridge 142:4eea097334d6 1479 #define _WTIMER_ROUTELOC2_CDTI2LOC_MASK 0x1F0000UL /**< Bit mask for TIMER_CDTI2LOC */
Anna Bridge 142:4eea097334d6 1480 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC0 0x00000000UL /**< Mode LOC0 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1481 #define _WTIMER_ROUTELOC2_CDTI2LOC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1482 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC1 0x00000001UL /**< Mode LOC1 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1483 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC2 0x00000002UL /**< Mode LOC2 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1484 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC3 0x00000003UL /**< Mode LOC3 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1485 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC4 0x00000004UL /**< Mode LOC4 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1486 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC5 0x00000005UL /**< Mode LOC5 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1487 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC6 0x00000006UL /**< Mode LOC6 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1488 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC7 0x00000007UL /**< Mode LOC7 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1489 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC8 0x00000008UL /**< Mode LOC8 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1490 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC9 0x00000009UL /**< Mode LOC9 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1491 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC10 0x0000000AUL /**< Mode LOC10 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1492 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC11 0x0000000BUL /**< Mode LOC11 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1493 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC12 0x0000000CUL /**< Mode LOC12 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1494 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC13 0x0000000DUL /**< Mode LOC13 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1495 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC14 0x0000000EUL /**< Mode LOC14 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1496 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC15 0x0000000FUL /**< Mode LOC15 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1497 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC16 0x00000010UL /**< Mode LOC16 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1498 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC17 0x00000011UL /**< Mode LOC17 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1499 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC18 0x00000012UL /**< Mode LOC18 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1500 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC19 0x00000013UL /**< Mode LOC19 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1501 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC20 0x00000014UL /**< Mode LOC20 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1502 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC21 0x00000015UL /**< Mode LOC21 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1503 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC22 0x00000016UL /**< Mode LOC22 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1504 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC23 0x00000017UL /**< Mode LOC23 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1505 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC24 0x00000018UL /**< Mode LOC24 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1506 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC25 0x00000019UL /**< Mode LOC25 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1507 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC26 0x0000001AUL /**< Mode LOC26 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1508 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC27 0x0000001BUL /**< Mode LOC27 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1509 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC28 0x0000001CUL /**< Mode LOC28 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1510 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC29 0x0000001DUL /**< Mode LOC29 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1511 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC30 0x0000001EUL /**< Mode LOC30 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1512 #define _WTIMER_ROUTELOC2_CDTI2LOC_LOC31 0x0000001FUL /**< Mode LOC31 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1513 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC0 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC0 << 16) /**< Shifted mode LOC0 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1514 #define WTIMER_ROUTELOC2_CDTI2LOC_DEFAULT (_WTIMER_ROUTELOC2_CDTI2LOC_DEFAULT << 16) /**< Shifted mode DEFAULT for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1515 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC1 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC1 << 16) /**< Shifted mode LOC1 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1516 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC2 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC2 << 16) /**< Shifted mode LOC2 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1517 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC3 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC3 << 16) /**< Shifted mode LOC3 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1518 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC4 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC4 << 16) /**< Shifted mode LOC4 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1519 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC5 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC5 << 16) /**< Shifted mode LOC5 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1520 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC6 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC6 << 16) /**< Shifted mode LOC6 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1521 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC7 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC7 << 16) /**< Shifted mode LOC7 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1522 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC8 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC8 << 16) /**< Shifted mode LOC8 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1523 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC9 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC9 << 16) /**< Shifted mode LOC9 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1524 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC10 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC10 << 16) /**< Shifted mode LOC10 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1525 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC11 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC11 << 16) /**< Shifted mode LOC11 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1526 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC12 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC12 << 16) /**< Shifted mode LOC12 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1527 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC13 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC13 << 16) /**< Shifted mode LOC13 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1528 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC14 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC14 << 16) /**< Shifted mode LOC14 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1529 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC15 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC15 << 16) /**< Shifted mode LOC15 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1530 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC16 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC16 << 16) /**< Shifted mode LOC16 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1531 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC17 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC17 << 16) /**< Shifted mode LOC17 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1532 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC18 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC18 << 16) /**< Shifted mode LOC18 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1533 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC19 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC19 << 16) /**< Shifted mode LOC19 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1534 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC20 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC20 << 16) /**< Shifted mode LOC20 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1535 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC21 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC21 << 16) /**< Shifted mode LOC21 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1536 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC22 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC22 << 16) /**< Shifted mode LOC22 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1537 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC23 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC23 << 16) /**< Shifted mode LOC23 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1538 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC24 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC24 << 16) /**< Shifted mode LOC24 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1539 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC25 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC25 << 16) /**< Shifted mode LOC25 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1540 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC26 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC26 << 16) /**< Shifted mode LOC26 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1541 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC27 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC27 << 16) /**< Shifted mode LOC27 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1542 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC28 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC28 << 16) /**< Shifted mode LOC28 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1543 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC29 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC29 << 16) /**< Shifted mode LOC29 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1544 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC30 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC30 << 16) /**< Shifted mode LOC30 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1545 #define WTIMER_ROUTELOC2_CDTI2LOC_LOC31 (_WTIMER_ROUTELOC2_CDTI2LOC_LOC31 << 16) /**< Shifted mode LOC31 for WTIMER_ROUTELOC2 */
Anna Bridge 142:4eea097334d6 1546
Anna Bridge 142:4eea097334d6 1547 /* Bit fields for WTIMER CC_CTRL */
Anna Bridge 142:4eea097334d6 1548 #define _WTIMER_CC_CTRL_RESETVALUE 0x00000000UL /**< Default value for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1549 #define _WTIMER_CC_CTRL_MASK 0x7F0F3F17UL /**< Mask for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1550 #define _WTIMER_CC_CTRL_MODE_SHIFT 0 /**< Shift value for TIMER_MODE */
Anna Bridge 142:4eea097334d6 1551 #define _WTIMER_CC_CTRL_MODE_MASK 0x3UL /**< Bit mask for TIMER_MODE */
Anna Bridge 142:4eea097334d6 1552 #define _WTIMER_CC_CTRL_MODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1553 #define _WTIMER_CC_CTRL_MODE_OFF 0x00000000UL /**< Mode OFF for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1554 #define _WTIMER_CC_CTRL_MODE_INPUTCAPTURE 0x00000001UL /**< Mode INPUTCAPTURE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1555 #define _WTIMER_CC_CTRL_MODE_OUTPUTCOMPARE 0x00000002UL /**< Mode OUTPUTCOMPARE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1556 #define _WTIMER_CC_CTRL_MODE_PWM 0x00000003UL /**< Mode PWM for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1557 #define WTIMER_CC_CTRL_MODE_DEFAULT (_WTIMER_CC_CTRL_MODE_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1558 #define WTIMER_CC_CTRL_MODE_OFF (_WTIMER_CC_CTRL_MODE_OFF << 0) /**< Shifted mode OFF for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1559 #define WTIMER_CC_CTRL_MODE_INPUTCAPTURE (_WTIMER_CC_CTRL_MODE_INPUTCAPTURE << 0) /**< Shifted mode INPUTCAPTURE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1560 #define WTIMER_CC_CTRL_MODE_OUTPUTCOMPARE (_WTIMER_CC_CTRL_MODE_OUTPUTCOMPARE << 0) /**< Shifted mode OUTPUTCOMPARE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1561 #define WTIMER_CC_CTRL_MODE_PWM (_WTIMER_CC_CTRL_MODE_PWM << 0) /**< Shifted mode PWM for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1562 #define WTIMER_CC_CTRL_OUTINV (0x1UL << 2) /**< Output Invert */
Anna Bridge 142:4eea097334d6 1563 #define _WTIMER_CC_CTRL_OUTINV_SHIFT 2 /**< Shift value for TIMER_OUTINV */
Anna Bridge 142:4eea097334d6 1564 #define _WTIMER_CC_CTRL_OUTINV_MASK 0x4UL /**< Bit mask for TIMER_OUTINV */
Anna Bridge 142:4eea097334d6 1565 #define _WTIMER_CC_CTRL_OUTINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1566 #define WTIMER_CC_CTRL_OUTINV_DEFAULT (_WTIMER_CC_CTRL_OUTINV_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1567 #define WTIMER_CC_CTRL_COIST (0x1UL << 4) /**< Compare Output Initial State */
Anna Bridge 142:4eea097334d6 1568 #define _WTIMER_CC_CTRL_COIST_SHIFT 4 /**< Shift value for TIMER_COIST */
Anna Bridge 142:4eea097334d6 1569 #define _WTIMER_CC_CTRL_COIST_MASK 0x10UL /**< Bit mask for TIMER_COIST */
Anna Bridge 142:4eea097334d6 1570 #define _WTIMER_CC_CTRL_COIST_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1571 #define WTIMER_CC_CTRL_COIST_DEFAULT (_WTIMER_CC_CTRL_COIST_DEFAULT << 4) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1572 #define _WTIMER_CC_CTRL_CMOA_SHIFT 8 /**< Shift value for TIMER_CMOA */
Anna Bridge 142:4eea097334d6 1573 #define _WTIMER_CC_CTRL_CMOA_MASK 0x300UL /**< Bit mask for TIMER_CMOA */
Anna Bridge 142:4eea097334d6 1574 #define _WTIMER_CC_CTRL_CMOA_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1575 #define _WTIMER_CC_CTRL_CMOA_NONE 0x00000000UL /**< Mode NONE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1576 #define _WTIMER_CC_CTRL_CMOA_TOGGLE 0x00000001UL /**< Mode TOGGLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1577 #define _WTIMER_CC_CTRL_CMOA_CLEAR 0x00000002UL /**< Mode CLEAR for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1578 #define _WTIMER_CC_CTRL_CMOA_SET 0x00000003UL /**< Mode SET for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1579 #define WTIMER_CC_CTRL_CMOA_DEFAULT (_WTIMER_CC_CTRL_CMOA_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1580 #define WTIMER_CC_CTRL_CMOA_NONE (_WTIMER_CC_CTRL_CMOA_NONE << 8) /**< Shifted mode NONE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1581 #define WTIMER_CC_CTRL_CMOA_TOGGLE (_WTIMER_CC_CTRL_CMOA_TOGGLE << 8) /**< Shifted mode TOGGLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1582 #define WTIMER_CC_CTRL_CMOA_CLEAR (_WTIMER_CC_CTRL_CMOA_CLEAR << 8) /**< Shifted mode CLEAR for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1583 #define WTIMER_CC_CTRL_CMOA_SET (_WTIMER_CC_CTRL_CMOA_SET << 8) /**< Shifted mode SET for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1584 #define _WTIMER_CC_CTRL_COFOA_SHIFT 10 /**< Shift value for TIMER_COFOA */
Anna Bridge 142:4eea097334d6 1585 #define _WTIMER_CC_CTRL_COFOA_MASK 0xC00UL /**< Bit mask for TIMER_COFOA */
Anna Bridge 142:4eea097334d6 1586 #define _WTIMER_CC_CTRL_COFOA_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1587 #define _WTIMER_CC_CTRL_COFOA_NONE 0x00000000UL /**< Mode NONE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1588 #define _WTIMER_CC_CTRL_COFOA_TOGGLE 0x00000001UL /**< Mode TOGGLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1589 #define _WTIMER_CC_CTRL_COFOA_CLEAR 0x00000002UL /**< Mode CLEAR for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1590 #define _WTIMER_CC_CTRL_COFOA_SET 0x00000003UL /**< Mode SET for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1591 #define WTIMER_CC_CTRL_COFOA_DEFAULT (_WTIMER_CC_CTRL_COFOA_DEFAULT << 10) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1592 #define WTIMER_CC_CTRL_COFOA_NONE (_WTIMER_CC_CTRL_COFOA_NONE << 10) /**< Shifted mode NONE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1593 #define WTIMER_CC_CTRL_COFOA_TOGGLE (_WTIMER_CC_CTRL_COFOA_TOGGLE << 10) /**< Shifted mode TOGGLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1594 #define WTIMER_CC_CTRL_COFOA_CLEAR (_WTIMER_CC_CTRL_COFOA_CLEAR << 10) /**< Shifted mode CLEAR for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1595 #define WTIMER_CC_CTRL_COFOA_SET (_WTIMER_CC_CTRL_COFOA_SET << 10) /**< Shifted mode SET for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1596 #define _WTIMER_CC_CTRL_CUFOA_SHIFT 12 /**< Shift value for TIMER_CUFOA */
Anna Bridge 142:4eea097334d6 1597 #define _WTIMER_CC_CTRL_CUFOA_MASK 0x3000UL /**< Bit mask for TIMER_CUFOA */
Anna Bridge 142:4eea097334d6 1598 #define _WTIMER_CC_CTRL_CUFOA_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1599 #define _WTIMER_CC_CTRL_CUFOA_NONE 0x00000000UL /**< Mode NONE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1600 #define _WTIMER_CC_CTRL_CUFOA_TOGGLE 0x00000001UL /**< Mode TOGGLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1601 #define _WTIMER_CC_CTRL_CUFOA_CLEAR 0x00000002UL /**< Mode CLEAR for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1602 #define _WTIMER_CC_CTRL_CUFOA_SET 0x00000003UL /**< Mode SET for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1603 #define WTIMER_CC_CTRL_CUFOA_DEFAULT (_WTIMER_CC_CTRL_CUFOA_DEFAULT << 12) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1604 #define WTIMER_CC_CTRL_CUFOA_NONE (_WTIMER_CC_CTRL_CUFOA_NONE << 12) /**< Shifted mode NONE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1605 #define WTIMER_CC_CTRL_CUFOA_TOGGLE (_WTIMER_CC_CTRL_CUFOA_TOGGLE << 12) /**< Shifted mode TOGGLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1606 #define WTIMER_CC_CTRL_CUFOA_CLEAR (_WTIMER_CC_CTRL_CUFOA_CLEAR << 12) /**< Shifted mode CLEAR for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1607 #define WTIMER_CC_CTRL_CUFOA_SET (_WTIMER_CC_CTRL_CUFOA_SET << 12) /**< Shifted mode SET for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1608 #define _WTIMER_CC_CTRL_PRSSEL_SHIFT 16 /**< Shift value for TIMER_PRSSEL */
Anna Bridge 142:4eea097334d6 1609 #define _WTIMER_CC_CTRL_PRSSEL_MASK 0xF0000UL /**< Bit mask for TIMER_PRSSEL */
Anna Bridge 142:4eea097334d6 1610 #define _WTIMER_CC_CTRL_PRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1611 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1612 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1613 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1614 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1615 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1616 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1617 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1618 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1619 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1620 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1621 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1622 #define _WTIMER_CC_CTRL_PRSSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1623 #define WTIMER_CC_CTRL_PRSSEL_DEFAULT (_WTIMER_CC_CTRL_PRSSEL_DEFAULT << 16) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1624 #define WTIMER_CC_CTRL_PRSSEL_PRSCH0 (_WTIMER_CC_CTRL_PRSSEL_PRSCH0 << 16) /**< Shifted mode PRSCH0 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1625 #define WTIMER_CC_CTRL_PRSSEL_PRSCH1 (_WTIMER_CC_CTRL_PRSSEL_PRSCH1 << 16) /**< Shifted mode PRSCH1 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1626 #define WTIMER_CC_CTRL_PRSSEL_PRSCH2 (_WTIMER_CC_CTRL_PRSSEL_PRSCH2 << 16) /**< Shifted mode PRSCH2 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1627 #define WTIMER_CC_CTRL_PRSSEL_PRSCH3 (_WTIMER_CC_CTRL_PRSSEL_PRSCH3 << 16) /**< Shifted mode PRSCH3 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1628 #define WTIMER_CC_CTRL_PRSSEL_PRSCH4 (_WTIMER_CC_CTRL_PRSSEL_PRSCH4 << 16) /**< Shifted mode PRSCH4 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1629 #define WTIMER_CC_CTRL_PRSSEL_PRSCH5 (_WTIMER_CC_CTRL_PRSSEL_PRSCH5 << 16) /**< Shifted mode PRSCH5 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1630 #define WTIMER_CC_CTRL_PRSSEL_PRSCH6 (_WTIMER_CC_CTRL_PRSSEL_PRSCH6 << 16) /**< Shifted mode PRSCH6 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1631 #define WTIMER_CC_CTRL_PRSSEL_PRSCH7 (_WTIMER_CC_CTRL_PRSSEL_PRSCH7 << 16) /**< Shifted mode PRSCH7 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1632 #define WTIMER_CC_CTRL_PRSSEL_PRSCH8 (_WTIMER_CC_CTRL_PRSSEL_PRSCH8 << 16) /**< Shifted mode PRSCH8 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1633 #define WTIMER_CC_CTRL_PRSSEL_PRSCH9 (_WTIMER_CC_CTRL_PRSSEL_PRSCH9 << 16) /**< Shifted mode PRSCH9 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1634 #define WTIMER_CC_CTRL_PRSSEL_PRSCH10 (_WTIMER_CC_CTRL_PRSSEL_PRSCH10 << 16) /**< Shifted mode PRSCH10 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1635 #define WTIMER_CC_CTRL_PRSSEL_PRSCH11 (_WTIMER_CC_CTRL_PRSSEL_PRSCH11 << 16) /**< Shifted mode PRSCH11 for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1636 #define _WTIMER_CC_CTRL_ICEDGE_SHIFT 24 /**< Shift value for TIMER_ICEDGE */
Anna Bridge 142:4eea097334d6 1637 #define _WTIMER_CC_CTRL_ICEDGE_MASK 0x3000000UL /**< Bit mask for TIMER_ICEDGE */
Anna Bridge 142:4eea097334d6 1638 #define _WTIMER_CC_CTRL_ICEDGE_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1639 #define _WTIMER_CC_CTRL_ICEDGE_RISING 0x00000000UL /**< Mode RISING for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1640 #define _WTIMER_CC_CTRL_ICEDGE_FALLING 0x00000001UL /**< Mode FALLING for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1641 #define _WTIMER_CC_CTRL_ICEDGE_BOTH 0x00000002UL /**< Mode BOTH for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1642 #define _WTIMER_CC_CTRL_ICEDGE_NONE 0x00000003UL /**< Mode NONE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1643 #define WTIMER_CC_CTRL_ICEDGE_DEFAULT (_WTIMER_CC_CTRL_ICEDGE_DEFAULT << 24) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1644 #define WTIMER_CC_CTRL_ICEDGE_RISING (_WTIMER_CC_CTRL_ICEDGE_RISING << 24) /**< Shifted mode RISING for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1645 #define WTIMER_CC_CTRL_ICEDGE_FALLING (_WTIMER_CC_CTRL_ICEDGE_FALLING << 24) /**< Shifted mode FALLING for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1646 #define WTIMER_CC_CTRL_ICEDGE_BOTH (_WTIMER_CC_CTRL_ICEDGE_BOTH << 24) /**< Shifted mode BOTH for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1647 #define WTIMER_CC_CTRL_ICEDGE_NONE (_WTIMER_CC_CTRL_ICEDGE_NONE << 24) /**< Shifted mode NONE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1648 #define _WTIMER_CC_CTRL_ICEVCTRL_SHIFT 26 /**< Shift value for TIMER_ICEVCTRL */
Anna Bridge 142:4eea097334d6 1649 #define _WTIMER_CC_CTRL_ICEVCTRL_MASK 0xC000000UL /**< Bit mask for TIMER_ICEVCTRL */
Anna Bridge 142:4eea097334d6 1650 #define _WTIMER_CC_CTRL_ICEVCTRL_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1651 #define _WTIMER_CC_CTRL_ICEVCTRL_EVERYEDGE 0x00000000UL /**< Mode EVERYEDGE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1652 #define _WTIMER_CC_CTRL_ICEVCTRL_EVERYSECONDEDGE 0x00000001UL /**< Mode EVERYSECONDEDGE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1653 #define _WTIMER_CC_CTRL_ICEVCTRL_RISING 0x00000002UL /**< Mode RISING for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1654 #define _WTIMER_CC_CTRL_ICEVCTRL_FALLING 0x00000003UL /**< Mode FALLING for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1655 #define WTIMER_CC_CTRL_ICEVCTRL_DEFAULT (_WTIMER_CC_CTRL_ICEVCTRL_DEFAULT << 26) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1656 #define WTIMER_CC_CTRL_ICEVCTRL_EVERYEDGE (_WTIMER_CC_CTRL_ICEVCTRL_EVERYEDGE << 26) /**< Shifted mode EVERYEDGE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1657 #define WTIMER_CC_CTRL_ICEVCTRL_EVERYSECONDEDGE (_WTIMER_CC_CTRL_ICEVCTRL_EVERYSECONDEDGE << 26) /**< Shifted mode EVERYSECONDEDGE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1658 #define WTIMER_CC_CTRL_ICEVCTRL_RISING (_WTIMER_CC_CTRL_ICEVCTRL_RISING << 26) /**< Shifted mode RISING for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1659 #define WTIMER_CC_CTRL_ICEVCTRL_FALLING (_WTIMER_CC_CTRL_ICEVCTRL_FALLING << 26) /**< Shifted mode FALLING for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1660 #define WTIMER_CC_CTRL_PRSCONF (0x1UL << 28) /**< PRS Configuration */
Anna Bridge 142:4eea097334d6 1661 #define _WTIMER_CC_CTRL_PRSCONF_SHIFT 28 /**< Shift value for TIMER_PRSCONF */
Anna Bridge 142:4eea097334d6 1662 #define _WTIMER_CC_CTRL_PRSCONF_MASK 0x10000000UL /**< Bit mask for TIMER_PRSCONF */
Anna Bridge 142:4eea097334d6 1663 #define _WTIMER_CC_CTRL_PRSCONF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1664 #define _WTIMER_CC_CTRL_PRSCONF_PULSE 0x00000000UL /**< Mode PULSE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1665 #define _WTIMER_CC_CTRL_PRSCONF_LEVEL 0x00000001UL /**< Mode LEVEL for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1666 #define WTIMER_CC_CTRL_PRSCONF_DEFAULT (_WTIMER_CC_CTRL_PRSCONF_DEFAULT << 28) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1667 #define WTIMER_CC_CTRL_PRSCONF_PULSE (_WTIMER_CC_CTRL_PRSCONF_PULSE << 28) /**< Shifted mode PULSE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1668 #define WTIMER_CC_CTRL_PRSCONF_LEVEL (_WTIMER_CC_CTRL_PRSCONF_LEVEL << 28) /**< Shifted mode LEVEL for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1669 #define WTIMER_CC_CTRL_INSEL (0x1UL << 29) /**< Input Selection */
Anna Bridge 142:4eea097334d6 1670 #define _WTIMER_CC_CTRL_INSEL_SHIFT 29 /**< Shift value for TIMER_INSEL */
Anna Bridge 142:4eea097334d6 1671 #define _WTIMER_CC_CTRL_INSEL_MASK 0x20000000UL /**< Bit mask for TIMER_INSEL */
Anna Bridge 142:4eea097334d6 1672 #define _WTIMER_CC_CTRL_INSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1673 #define _WTIMER_CC_CTRL_INSEL_PIN 0x00000000UL /**< Mode PIN for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1674 #define _WTIMER_CC_CTRL_INSEL_PRS 0x00000001UL /**< Mode PRS for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1675 #define WTIMER_CC_CTRL_INSEL_DEFAULT (_WTIMER_CC_CTRL_INSEL_DEFAULT << 29) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1676 #define WTIMER_CC_CTRL_INSEL_PIN (_WTIMER_CC_CTRL_INSEL_PIN << 29) /**< Shifted mode PIN for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1677 #define WTIMER_CC_CTRL_INSEL_PRS (_WTIMER_CC_CTRL_INSEL_PRS << 29) /**< Shifted mode PRS for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1678 #define WTIMER_CC_CTRL_FILT (0x1UL << 30) /**< Digital Filter */
Anna Bridge 142:4eea097334d6 1679 #define _WTIMER_CC_CTRL_FILT_SHIFT 30 /**< Shift value for TIMER_FILT */
Anna Bridge 142:4eea097334d6 1680 #define _WTIMER_CC_CTRL_FILT_MASK 0x40000000UL /**< Bit mask for TIMER_FILT */
Anna Bridge 142:4eea097334d6 1681 #define _WTIMER_CC_CTRL_FILT_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1682 #define _WTIMER_CC_CTRL_FILT_DISABLE 0x00000000UL /**< Mode DISABLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1683 #define _WTIMER_CC_CTRL_FILT_ENABLE 0x00000001UL /**< Mode ENABLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1684 #define WTIMER_CC_CTRL_FILT_DEFAULT (_WTIMER_CC_CTRL_FILT_DEFAULT << 30) /**< Shifted mode DEFAULT for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1685 #define WTIMER_CC_CTRL_FILT_DISABLE (_WTIMER_CC_CTRL_FILT_DISABLE << 30) /**< Shifted mode DISABLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1686 #define WTIMER_CC_CTRL_FILT_ENABLE (_WTIMER_CC_CTRL_FILT_ENABLE << 30) /**< Shifted mode ENABLE for WTIMER_CC_CTRL */
Anna Bridge 142:4eea097334d6 1687
Anna Bridge 142:4eea097334d6 1688 /* Bit fields for WTIMER CC_CCV */
Anna Bridge 142:4eea097334d6 1689 #define _WTIMER_CC_CCV_RESETVALUE 0x00000000UL /**< Default value for WTIMER_CC_CCV */
Anna Bridge 142:4eea097334d6 1690 #define _WTIMER_CC_CCV_MASK 0xFFFFFFFFUL /**< Mask for WTIMER_CC_CCV */
Anna Bridge 142:4eea097334d6 1691 #define _WTIMER_CC_CCV_CCV_SHIFT 0 /**< Shift value for TIMER_CCV */
Anna Bridge 142:4eea097334d6 1692 #define _WTIMER_CC_CCV_CCV_MASK 0xFFFFFFFFUL /**< Bit mask for TIMER_CCV */
Anna Bridge 142:4eea097334d6 1693 #define _WTIMER_CC_CCV_CCV_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CCV */
Anna Bridge 142:4eea097334d6 1694 #define WTIMER_CC_CCV_CCV_DEFAULT (_WTIMER_CC_CCV_CCV_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_CC_CCV */
Anna Bridge 142:4eea097334d6 1695
Anna Bridge 142:4eea097334d6 1696 /* Bit fields for WTIMER CC_CCVP */
Anna Bridge 142:4eea097334d6 1697 #define _WTIMER_CC_CCVP_RESETVALUE 0x00000000UL /**< Default value for WTIMER_CC_CCVP */
Anna Bridge 142:4eea097334d6 1698 #define _WTIMER_CC_CCVP_MASK 0xFFFFFFFFUL /**< Mask for WTIMER_CC_CCVP */
Anna Bridge 142:4eea097334d6 1699 #define _WTIMER_CC_CCVP_CCVP_SHIFT 0 /**< Shift value for TIMER_CCVP */
Anna Bridge 142:4eea097334d6 1700 #define _WTIMER_CC_CCVP_CCVP_MASK 0xFFFFFFFFUL /**< Bit mask for TIMER_CCVP */
Anna Bridge 142:4eea097334d6 1701 #define _WTIMER_CC_CCVP_CCVP_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CCVP */
Anna Bridge 142:4eea097334d6 1702 #define WTIMER_CC_CCVP_CCVP_DEFAULT (_WTIMER_CC_CCVP_CCVP_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_CC_CCVP */
Anna Bridge 142:4eea097334d6 1703
Anna Bridge 142:4eea097334d6 1704 /* Bit fields for WTIMER CC_CCVB */
Anna Bridge 142:4eea097334d6 1705 #define _WTIMER_CC_CCVB_RESETVALUE 0x00000000UL /**< Default value for WTIMER_CC_CCVB */
Anna Bridge 142:4eea097334d6 1706 #define _WTIMER_CC_CCVB_MASK 0xFFFFFFFFUL /**< Mask for WTIMER_CC_CCVB */
Anna Bridge 142:4eea097334d6 1707 #define _WTIMER_CC_CCVB_CCVB_SHIFT 0 /**< Shift value for TIMER_CCVB */
Anna Bridge 142:4eea097334d6 1708 #define _WTIMER_CC_CCVB_CCVB_MASK 0xFFFFFFFFUL /**< Bit mask for TIMER_CCVB */
Anna Bridge 142:4eea097334d6 1709 #define _WTIMER_CC_CCVB_CCVB_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_CC_CCVB */
Anna Bridge 142:4eea097334d6 1710 #define WTIMER_CC_CCVB_CCVB_DEFAULT (_WTIMER_CC_CCVB_CCVB_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_CC_CCVB */
Anna Bridge 142:4eea097334d6 1711
Anna Bridge 142:4eea097334d6 1712 /* Bit fields for WTIMER DTCTRL */
Anna Bridge 142:4eea097334d6 1713 #define _WTIMER_DTCTRL_RESETVALUE 0x00000000UL /**< Default value for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1714 #define _WTIMER_DTCTRL_MASK 0x010006FFUL /**< Mask for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1715 #define WTIMER_DTCTRL_DTEN (0x1UL << 0) /**< DTI Enable */
Anna Bridge 142:4eea097334d6 1716 #define _WTIMER_DTCTRL_DTEN_SHIFT 0 /**< Shift value for TIMER_DTEN */
Anna Bridge 142:4eea097334d6 1717 #define _WTIMER_DTCTRL_DTEN_MASK 0x1UL /**< Bit mask for TIMER_DTEN */
Anna Bridge 142:4eea097334d6 1718 #define _WTIMER_DTCTRL_DTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1719 #define WTIMER_DTCTRL_DTEN_DEFAULT (_WTIMER_DTCTRL_DTEN_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1720 #define WTIMER_DTCTRL_DTDAS (0x1UL << 1) /**< DTI Automatic Start-up Functionality */
Anna Bridge 142:4eea097334d6 1721 #define _WTIMER_DTCTRL_DTDAS_SHIFT 1 /**< Shift value for TIMER_DTDAS */
Anna Bridge 142:4eea097334d6 1722 #define _WTIMER_DTCTRL_DTDAS_MASK 0x2UL /**< Bit mask for TIMER_DTDAS */
Anna Bridge 142:4eea097334d6 1723 #define _WTIMER_DTCTRL_DTDAS_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1724 #define _WTIMER_DTCTRL_DTDAS_NORESTART 0x00000000UL /**< Mode NORESTART for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1725 #define _WTIMER_DTCTRL_DTDAS_RESTART 0x00000001UL /**< Mode RESTART for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1726 #define WTIMER_DTCTRL_DTDAS_DEFAULT (_WTIMER_DTCTRL_DTDAS_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1727 #define WTIMER_DTCTRL_DTDAS_NORESTART (_WTIMER_DTCTRL_DTDAS_NORESTART << 1) /**< Shifted mode NORESTART for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1728 #define WTIMER_DTCTRL_DTDAS_RESTART (_WTIMER_DTCTRL_DTDAS_RESTART << 1) /**< Shifted mode RESTART for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1729 #define WTIMER_DTCTRL_DTIPOL (0x1UL << 2) /**< DTI Inactive Polarity */
Anna Bridge 142:4eea097334d6 1730 #define _WTIMER_DTCTRL_DTIPOL_SHIFT 2 /**< Shift value for TIMER_DTIPOL */
Anna Bridge 142:4eea097334d6 1731 #define _WTIMER_DTCTRL_DTIPOL_MASK 0x4UL /**< Bit mask for TIMER_DTIPOL */
Anna Bridge 142:4eea097334d6 1732 #define _WTIMER_DTCTRL_DTIPOL_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1733 #define WTIMER_DTCTRL_DTIPOL_DEFAULT (_WTIMER_DTCTRL_DTIPOL_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1734 #define WTIMER_DTCTRL_DTCINV (0x1UL << 3) /**< DTI Complementary Output Invert. */
Anna Bridge 142:4eea097334d6 1735 #define _WTIMER_DTCTRL_DTCINV_SHIFT 3 /**< Shift value for TIMER_DTCINV */
Anna Bridge 142:4eea097334d6 1736 #define _WTIMER_DTCTRL_DTCINV_MASK 0x8UL /**< Bit mask for TIMER_DTCINV */
Anna Bridge 142:4eea097334d6 1737 #define _WTIMER_DTCTRL_DTCINV_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1738 #define WTIMER_DTCTRL_DTCINV_DEFAULT (_WTIMER_DTCTRL_DTCINV_DEFAULT << 3) /**< Shifted mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1739 #define _WTIMER_DTCTRL_DTPRSSEL_SHIFT 4 /**< Shift value for TIMER_DTPRSSEL */
Anna Bridge 142:4eea097334d6 1740 #define _WTIMER_DTCTRL_DTPRSSEL_MASK 0xF0UL /**< Bit mask for TIMER_DTPRSSEL */
Anna Bridge 142:4eea097334d6 1741 #define _WTIMER_DTCTRL_DTPRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1742 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1743 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1744 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1745 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1746 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1747 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1748 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1749 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1750 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1751 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1752 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1753 #define _WTIMER_DTCTRL_DTPRSSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1754 #define WTIMER_DTCTRL_DTPRSSEL_DEFAULT (_WTIMER_DTCTRL_DTPRSSEL_DEFAULT << 4) /**< Shifted mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1755 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH0 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH0 << 4) /**< Shifted mode PRSCH0 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1756 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH1 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH1 << 4) /**< Shifted mode PRSCH1 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1757 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH2 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH2 << 4) /**< Shifted mode PRSCH2 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1758 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH3 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH3 << 4) /**< Shifted mode PRSCH3 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1759 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH4 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH4 << 4) /**< Shifted mode PRSCH4 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1760 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH5 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH5 << 4) /**< Shifted mode PRSCH5 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1761 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH6 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH6 << 4) /**< Shifted mode PRSCH6 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1762 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH7 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH7 << 4) /**< Shifted mode PRSCH7 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1763 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH8 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH8 << 4) /**< Shifted mode PRSCH8 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1764 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH9 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH9 << 4) /**< Shifted mode PRSCH9 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1765 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH10 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH10 << 4) /**< Shifted mode PRSCH10 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1766 #define WTIMER_DTCTRL_DTPRSSEL_PRSCH11 (_WTIMER_DTCTRL_DTPRSSEL_PRSCH11 << 4) /**< Shifted mode PRSCH11 for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1767 #define WTIMER_DTCTRL_DTAR (0x1UL << 9) /**< DTI Always Run */
Anna Bridge 142:4eea097334d6 1768 #define _WTIMER_DTCTRL_DTAR_SHIFT 9 /**< Shift value for TIMER_DTAR */
Anna Bridge 142:4eea097334d6 1769 #define _WTIMER_DTCTRL_DTAR_MASK 0x200UL /**< Bit mask for TIMER_DTAR */
Anna Bridge 142:4eea097334d6 1770 #define _WTIMER_DTCTRL_DTAR_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1771 #define WTIMER_DTCTRL_DTAR_DEFAULT (_WTIMER_DTCTRL_DTAR_DEFAULT << 9) /**< Shifted mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1772 #define WTIMER_DTCTRL_DTFATS (0x1UL << 10) /**< DTI Fault Action on Timer Stop */
Anna Bridge 142:4eea097334d6 1773 #define _WTIMER_DTCTRL_DTFATS_SHIFT 10 /**< Shift value for TIMER_DTFATS */
Anna Bridge 142:4eea097334d6 1774 #define _WTIMER_DTCTRL_DTFATS_MASK 0x400UL /**< Bit mask for TIMER_DTFATS */
Anna Bridge 142:4eea097334d6 1775 #define _WTIMER_DTCTRL_DTFATS_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1776 #define WTIMER_DTCTRL_DTFATS_DEFAULT (_WTIMER_DTCTRL_DTFATS_DEFAULT << 10) /**< Shifted mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1777 #define WTIMER_DTCTRL_DTPRSEN (0x1UL << 24) /**< DTI PRS Source Enable */
Anna Bridge 142:4eea097334d6 1778 #define _WTIMER_DTCTRL_DTPRSEN_SHIFT 24 /**< Shift value for TIMER_DTPRSEN */
Anna Bridge 142:4eea097334d6 1779 #define _WTIMER_DTCTRL_DTPRSEN_MASK 0x1000000UL /**< Bit mask for TIMER_DTPRSEN */
Anna Bridge 142:4eea097334d6 1780 #define _WTIMER_DTCTRL_DTPRSEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1781 #define WTIMER_DTCTRL_DTPRSEN_DEFAULT (_WTIMER_DTCTRL_DTPRSEN_DEFAULT << 24) /**< Shifted mode DEFAULT for WTIMER_DTCTRL */
Anna Bridge 142:4eea097334d6 1782
Anna Bridge 142:4eea097334d6 1783 /* Bit fields for WTIMER DTTIME */
Anna Bridge 142:4eea097334d6 1784 #define _WTIMER_DTTIME_RESETVALUE 0x00000000UL /**< Default value for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1785 #define _WTIMER_DTTIME_MASK 0x003F3F0FUL /**< Mask for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1786 #define _WTIMER_DTTIME_DTPRESC_SHIFT 0 /**< Shift value for TIMER_DTPRESC */
Anna Bridge 142:4eea097334d6 1787 #define _WTIMER_DTTIME_DTPRESC_MASK 0xFUL /**< Bit mask for TIMER_DTPRESC */
Anna Bridge 142:4eea097334d6 1788 #define _WTIMER_DTTIME_DTPRESC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1789 #define _WTIMER_DTTIME_DTPRESC_DIV1 0x00000000UL /**< Mode DIV1 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1790 #define _WTIMER_DTTIME_DTPRESC_DIV2 0x00000001UL /**< Mode DIV2 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1791 #define _WTIMER_DTTIME_DTPRESC_DIV4 0x00000002UL /**< Mode DIV4 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1792 #define _WTIMER_DTTIME_DTPRESC_DIV8 0x00000003UL /**< Mode DIV8 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1793 #define _WTIMER_DTTIME_DTPRESC_DIV16 0x00000004UL /**< Mode DIV16 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1794 #define _WTIMER_DTTIME_DTPRESC_DIV32 0x00000005UL /**< Mode DIV32 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1795 #define _WTIMER_DTTIME_DTPRESC_DIV64 0x00000006UL /**< Mode DIV64 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1796 #define _WTIMER_DTTIME_DTPRESC_DIV128 0x00000007UL /**< Mode DIV128 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1797 #define _WTIMER_DTTIME_DTPRESC_DIV256 0x00000008UL /**< Mode DIV256 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1798 #define _WTIMER_DTTIME_DTPRESC_DIV512 0x00000009UL /**< Mode DIV512 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1799 #define _WTIMER_DTTIME_DTPRESC_DIV1024 0x0000000AUL /**< Mode DIV1024 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1800 #define WTIMER_DTTIME_DTPRESC_DEFAULT (_WTIMER_DTTIME_DTPRESC_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1801 #define WTIMER_DTTIME_DTPRESC_DIV1 (_WTIMER_DTTIME_DTPRESC_DIV1 << 0) /**< Shifted mode DIV1 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1802 #define WTIMER_DTTIME_DTPRESC_DIV2 (_WTIMER_DTTIME_DTPRESC_DIV2 << 0) /**< Shifted mode DIV2 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1803 #define WTIMER_DTTIME_DTPRESC_DIV4 (_WTIMER_DTTIME_DTPRESC_DIV4 << 0) /**< Shifted mode DIV4 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1804 #define WTIMER_DTTIME_DTPRESC_DIV8 (_WTIMER_DTTIME_DTPRESC_DIV8 << 0) /**< Shifted mode DIV8 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1805 #define WTIMER_DTTIME_DTPRESC_DIV16 (_WTIMER_DTTIME_DTPRESC_DIV16 << 0) /**< Shifted mode DIV16 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1806 #define WTIMER_DTTIME_DTPRESC_DIV32 (_WTIMER_DTTIME_DTPRESC_DIV32 << 0) /**< Shifted mode DIV32 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1807 #define WTIMER_DTTIME_DTPRESC_DIV64 (_WTIMER_DTTIME_DTPRESC_DIV64 << 0) /**< Shifted mode DIV64 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1808 #define WTIMER_DTTIME_DTPRESC_DIV128 (_WTIMER_DTTIME_DTPRESC_DIV128 << 0) /**< Shifted mode DIV128 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1809 #define WTIMER_DTTIME_DTPRESC_DIV256 (_WTIMER_DTTIME_DTPRESC_DIV256 << 0) /**< Shifted mode DIV256 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1810 #define WTIMER_DTTIME_DTPRESC_DIV512 (_WTIMER_DTTIME_DTPRESC_DIV512 << 0) /**< Shifted mode DIV512 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1811 #define WTIMER_DTTIME_DTPRESC_DIV1024 (_WTIMER_DTTIME_DTPRESC_DIV1024 << 0) /**< Shifted mode DIV1024 for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1812 #define _WTIMER_DTTIME_DTRISET_SHIFT 8 /**< Shift value for TIMER_DTRISET */
Anna Bridge 142:4eea097334d6 1813 #define _WTIMER_DTTIME_DTRISET_MASK 0x3F00UL /**< Bit mask for TIMER_DTRISET */
Anna Bridge 142:4eea097334d6 1814 #define _WTIMER_DTTIME_DTRISET_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1815 #define WTIMER_DTTIME_DTRISET_DEFAULT (_WTIMER_DTTIME_DTRISET_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1816 #define _WTIMER_DTTIME_DTFALLT_SHIFT 16 /**< Shift value for TIMER_DTFALLT */
Anna Bridge 142:4eea097334d6 1817 #define _WTIMER_DTTIME_DTFALLT_MASK 0x3F0000UL /**< Bit mask for TIMER_DTFALLT */
Anna Bridge 142:4eea097334d6 1818 #define _WTIMER_DTTIME_DTFALLT_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1819 #define WTIMER_DTTIME_DTFALLT_DEFAULT (_WTIMER_DTTIME_DTFALLT_DEFAULT << 16) /**< Shifted mode DEFAULT for WTIMER_DTTIME */
Anna Bridge 142:4eea097334d6 1820
Anna Bridge 142:4eea097334d6 1821 /* Bit fields for WTIMER DTFC */
Anna Bridge 142:4eea097334d6 1822 #define _WTIMER_DTFC_RESETVALUE 0x00000000UL /**< Default value for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1823 #define _WTIMER_DTFC_MASK 0x0F030F0FUL /**< Mask for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1824 #define _WTIMER_DTFC_DTPRS0FSEL_SHIFT 0 /**< Shift value for TIMER_DTPRS0FSEL */
Anna Bridge 142:4eea097334d6 1825 #define _WTIMER_DTFC_DTPRS0FSEL_MASK 0xFUL /**< Bit mask for TIMER_DTPRS0FSEL */
Anna Bridge 142:4eea097334d6 1826 #define _WTIMER_DTFC_DTPRS0FSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1827 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1828 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1829 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1830 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1831 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1832 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1833 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1834 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1835 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1836 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1837 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1838 #define _WTIMER_DTFC_DTPRS0FSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1839 #define WTIMER_DTFC_DTPRS0FSEL_DEFAULT (_WTIMER_DTFC_DTPRS0FSEL_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1840 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH0 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH0 << 0) /**< Shifted mode PRSCH0 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1841 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH1 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH1 << 0) /**< Shifted mode PRSCH1 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1842 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH2 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH2 << 0) /**< Shifted mode PRSCH2 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1843 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH3 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH3 << 0) /**< Shifted mode PRSCH3 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1844 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH4 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH4 << 0) /**< Shifted mode PRSCH4 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1845 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH5 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH5 << 0) /**< Shifted mode PRSCH5 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1846 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH6 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH6 << 0) /**< Shifted mode PRSCH6 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1847 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH7 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH7 << 0) /**< Shifted mode PRSCH7 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1848 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH8 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH8 << 0) /**< Shifted mode PRSCH8 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1849 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH9 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH9 << 0) /**< Shifted mode PRSCH9 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1850 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH10 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH10 << 0) /**< Shifted mode PRSCH10 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1851 #define WTIMER_DTFC_DTPRS0FSEL_PRSCH11 (_WTIMER_DTFC_DTPRS0FSEL_PRSCH11 << 0) /**< Shifted mode PRSCH11 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1852 #define _WTIMER_DTFC_DTPRS1FSEL_SHIFT 8 /**< Shift value for TIMER_DTPRS1FSEL */
Anna Bridge 142:4eea097334d6 1853 #define _WTIMER_DTFC_DTPRS1FSEL_MASK 0xF00UL /**< Bit mask for TIMER_DTPRS1FSEL */
Anna Bridge 142:4eea097334d6 1854 #define _WTIMER_DTFC_DTPRS1FSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1855 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1856 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1857 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1858 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1859 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1860 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1861 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1862 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1863 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1864 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1865 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1866 #define _WTIMER_DTFC_DTPRS1FSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1867 #define WTIMER_DTFC_DTPRS1FSEL_DEFAULT (_WTIMER_DTFC_DTPRS1FSEL_DEFAULT << 8) /**< Shifted mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1868 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH0 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH0 << 8) /**< Shifted mode PRSCH0 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1869 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH1 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH1 << 8) /**< Shifted mode PRSCH1 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1870 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH2 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH2 << 8) /**< Shifted mode PRSCH2 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1871 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH3 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH3 << 8) /**< Shifted mode PRSCH3 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1872 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH4 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH4 << 8) /**< Shifted mode PRSCH4 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1873 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH5 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH5 << 8) /**< Shifted mode PRSCH5 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1874 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH6 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH6 << 8) /**< Shifted mode PRSCH6 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1875 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH7 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH7 << 8) /**< Shifted mode PRSCH7 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1876 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH8 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH8 << 8) /**< Shifted mode PRSCH8 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1877 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH9 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH9 << 8) /**< Shifted mode PRSCH9 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1878 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH10 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH10 << 8) /**< Shifted mode PRSCH10 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1879 #define WTIMER_DTFC_DTPRS1FSEL_PRSCH11 (_WTIMER_DTFC_DTPRS1FSEL_PRSCH11 << 8) /**< Shifted mode PRSCH11 for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1880 #define _WTIMER_DTFC_DTFA_SHIFT 16 /**< Shift value for TIMER_DTFA */
Anna Bridge 142:4eea097334d6 1881 #define _WTIMER_DTFC_DTFA_MASK 0x30000UL /**< Bit mask for TIMER_DTFA */
Anna Bridge 142:4eea097334d6 1882 #define _WTIMER_DTFC_DTFA_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1883 #define _WTIMER_DTFC_DTFA_NONE 0x00000000UL /**< Mode NONE for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1884 #define _WTIMER_DTFC_DTFA_INACTIVE 0x00000001UL /**< Mode INACTIVE for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1885 #define _WTIMER_DTFC_DTFA_CLEAR 0x00000002UL /**< Mode CLEAR for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1886 #define _WTIMER_DTFC_DTFA_TRISTATE 0x00000003UL /**< Mode TRISTATE for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1887 #define WTIMER_DTFC_DTFA_DEFAULT (_WTIMER_DTFC_DTFA_DEFAULT << 16) /**< Shifted mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1888 #define WTIMER_DTFC_DTFA_NONE (_WTIMER_DTFC_DTFA_NONE << 16) /**< Shifted mode NONE for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1889 #define WTIMER_DTFC_DTFA_INACTIVE (_WTIMER_DTFC_DTFA_INACTIVE << 16) /**< Shifted mode INACTIVE for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1890 #define WTIMER_DTFC_DTFA_CLEAR (_WTIMER_DTFC_DTFA_CLEAR << 16) /**< Shifted mode CLEAR for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1891 #define WTIMER_DTFC_DTFA_TRISTATE (_WTIMER_DTFC_DTFA_TRISTATE << 16) /**< Shifted mode TRISTATE for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1892 #define WTIMER_DTFC_DTPRS0FEN (0x1UL << 24) /**< DTI PRS 0 Fault Enable */
Anna Bridge 142:4eea097334d6 1893 #define _WTIMER_DTFC_DTPRS0FEN_SHIFT 24 /**< Shift value for TIMER_DTPRS0FEN */
Anna Bridge 142:4eea097334d6 1894 #define _WTIMER_DTFC_DTPRS0FEN_MASK 0x1000000UL /**< Bit mask for TIMER_DTPRS0FEN */
Anna Bridge 142:4eea097334d6 1895 #define _WTIMER_DTFC_DTPRS0FEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1896 #define WTIMER_DTFC_DTPRS0FEN_DEFAULT (_WTIMER_DTFC_DTPRS0FEN_DEFAULT << 24) /**< Shifted mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1897 #define WTIMER_DTFC_DTPRS1FEN (0x1UL << 25) /**< DTI PRS 1 Fault Enable */
Anna Bridge 142:4eea097334d6 1898 #define _WTIMER_DTFC_DTPRS1FEN_SHIFT 25 /**< Shift value for TIMER_DTPRS1FEN */
Anna Bridge 142:4eea097334d6 1899 #define _WTIMER_DTFC_DTPRS1FEN_MASK 0x2000000UL /**< Bit mask for TIMER_DTPRS1FEN */
Anna Bridge 142:4eea097334d6 1900 #define _WTIMER_DTFC_DTPRS1FEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1901 #define WTIMER_DTFC_DTPRS1FEN_DEFAULT (_WTIMER_DTFC_DTPRS1FEN_DEFAULT << 25) /**< Shifted mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1902 #define WTIMER_DTFC_DTDBGFEN (0x1UL << 26) /**< DTI Debugger Fault Enable */
Anna Bridge 142:4eea097334d6 1903 #define _WTIMER_DTFC_DTDBGFEN_SHIFT 26 /**< Shift value for TIMER_DTDBGFEN */
Anna Bridge 142:4eea097334d6 1904 #define _WTIMER_DTFC_DTDBGFEN_MASK 0x4000000UL /**< Bit mask for TIMER_DTDBGFEN */
Anna Bridge 142:4eea097334d6 1905 #define _WTIMER_DTFC_DTDBGFEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1906 #define WTIMER_DTFC_DTDBGFEN_DEFAULT (_WTIMER_DTFC_DTDBGFEN_DEFAULT << 26) /**< Shifted mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1907 #define WTIMER_DTFC_DTLOCKUPFEN (0x1UL << 27) /**< DTI Lockup Fault Enable */
Anna Bridge 142:4eea097334d6 1908 #define _WTIMER_DTFC_DTLOCKUPFEN_SHIFT 27 /**< Shift value for TIMER_DTLOCKUPFEN */
Anna Bridge 142:4eea097334d6 1909 #define _WTIMER_DTFC_DTLOCKUPFEN_MASK 0x8000000UL /**< Bit mask for TIMER_DTLOCKUPFEN */
Anna Bridge 142:4eea097334d6 1910 #define _WTIMER_DTFC_DTLOCKUPFEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1911 #define WTIMER_DTFC_DTLOCKUPFEN_DEFAULT (_WTIMER_DTFC_DTLOCKUPFEN_DEFAULT << 27) /**< Shifted mode DEFAULT for WTIMER_DTFC */
Anna Bridge 142:4eea097334d6 1912
Anna Bridge 142:4eea097334d6 1913 /* Bit fields for WTIMER DTOGEN */
Anna Bridge 142:4eea097334d6 1914 #define _WTIMER_DTOGEN_RESETVALUE 0x00000000UL /**< Default value for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1915 #define _WTIMER_DTOGEN_MASK 0x0000003FUL /**< Mask for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1916 #define WTIMER_DTOGEN_DTOGCC0EN (0x1UL << 0) /**< DTI CC0 Output Generation Enable */
Anna Bridge 142:4eea097334d6 1917 #define _WTIMER_DTOGEN_DTOGCC0EN_SHIFT 0 /**< Shift value for TIMER_DTOGCC0EN */
Anna Bridge 142:4eea097334d6 1918 #define _WTIMER_DTOGEN_DTOGCC0EN_MASK 0x1UL /**< Bit mask for TIMER_DTOGCC0EN */
Anna Bridge 142:4eea097334d6 1919 #define _WTIMER_DTOGEN_DTOGCC0EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1920 #define WTIMER_DTOGEN_DTOGCC0EN_DEFAULT (_WTIMER_DTOGEN_DTOGCC0EN_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1921 #define WTIMER_DTOGEN_DTOGCC1EN (0x1UL << 1) /**< DTI CC1 Output Generation Enable */
Anna Bridge 142:4eea097334d6 1922 #define _WTIMER_DTOGEN_DTOGCC1EN_SHIFT 1 /**< Shift value for TIMER_DTOGCC1EN */
Anna Bridge 142:4eea097334d6 1923 #define _WTIMER_DTOGEN_DTOGCC1EN_MASK 0x2UL /**< Bit mask for TIMER_DTOGCC1EN */
Anna Bridge 142:4eea097334d6 1924 #define _WTIMER_DTOGEN_DTOGCC1EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1925 #define WTIMER_DTOGEN_DTOGCC1EN_DEFAULT (_WTIMER_DTOGEN_DTOGCC1EN_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1926 #define WTIMER_DTOGEN_DTOGCC2EN (0x1UL << 2) /**< DTI CC2 Output Generation Enable */
Anna Bridge 142:4eea097334d6 1927 #define _WTIMER_DTOGEN_DTOGCC2EN_SHIFT 2 /**< Shift value for TIMER_DTOGCC2EN */
Anna Bridge 142:4eea097334d6 1928 #define _WTIMER_DTOGEN_DTOGCC2EN_MASK 0x4UL /**< Bit mask for TIMER_DTOGCC2EN */
Anna Bridge 142:4eea097334d6 1929 #define _WTIMER_DTOGEN_DTOGCC2EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1930 #define WTIMER_DTOGEN_DTOGCC2EN_DEFAULT (_WTIMER_DTOGEN_DTOGCC2EN_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1931 #define WTIMER_DTOGEN_DTOGCDTI0EN (0x1UL << 3) /**< DTI CDTI0 Output Generation Enable */
Anna Bridge 142:4eea097334d6 1932 #define _WTIMER_DTOGEN_DTOGCDTI0EN_SHIFT 3 /**< Shift value for TIMER_DTOGCDTI0EN */
Anna Bridge 142:4eea097334d6 1933 #define _WTIMER_DTOGEN_DTOGCDTI0EN_MASK 0x8UL /**< Bit mask for TIMER_DTOGCDTI0EN */
Anna Bridge 142:4eea097334d6 1934 #define _WTIMER_DTOGEN_DTOGCDTI0EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1935 #define WTIMER_DTOGEN_DTOGCDTI0EN_DEFAULT (_WTIMER_DTOGEN_DTOGCDTI0EN_DEFAULT << 3) /**< Shifted mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1936 #define WTIMER_DTOGEN_DTOGCDTI1EN (0x1UL << 4) /**< DTI CDTI1 Output Generation Enable */
Anna Bridge 142:4eea097334d6 1937 #define _WTIMER_DTOGEN_DTOGCDTI1EN_SHIFT 4 /**< Shift value for TIMER_DTOGCDTI1EN */
Anna Bridge 142:4eea097334d6 1938 #define _WTIMER_DTOGEN_DTOGCDTI1EN_MASK 0x10UL /**< Bit mask for TIMER_DTOGCDTI1EN */
Anna Bridge 142:4eea097334d6 1939 #define _WTIMER_DTOGEN_DTOGCDTI1EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1940 #define WTIMER_DTOGEN_DTOGCDTI1EN_DEFAULT (_WTIMER_DTOGEN_DTOGCDTI1EN_DEFAULT << 4) /**< Shifted mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1941 #define WTIMER_DTOGEN_DTOGCDTI2EN (0x1UL << 5) /**< DTI CDTI2 Output Generation Enable */
Anna Bridge 142:4eea097334d6 1942 #define _WTIMER_DTOGEN_DTOGCDTI2EN_SHIFT 5 /**< Shift value for TIMER_DTOGCDTI2EN */
Anna Bridge 142:4eea097334d6 1943 #define _WTIMER_DTOGEN_DTOGCDTI2EN_MASK 0x20UL /**< Bit mask for TIMER_DTOGCDTI2EN */
Anna Bridge 142:4eea097334d6 1944 #define _WTIMER_DTOGEN_DTOGCDTI2EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1945 #define WTIMER_DTOGEN_DTOGCDTI2EN_DEFAULT (_WTIMER_DTOGEN_DTOGCDTI2EN_DEFAULT << 5) /**< Shifted mode DEFAULT for WTIMER_DTOGEN */
Anna Bridge 142:4eea097334d6 1946
Anna Bridge 142:4eea097334d6 1947 /* Bit fields for WTIMER DTFAULT */
Anna Bridge 142:4eea097334d6 1948 #define _WTIMER_DTFAULT_RESETVALUE 0x00000000UL /**< Default value for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1949 #define _WTIMER_DTFAULT_MASK 0x0000000FUL /**< Mask for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1950 #define WTIMER_DTFAULT_DTPRS0F (0x1UL << 0) /**< DTI PRS 0 Fault */
Anna Bridge 142:4eea097334d6 1951 #define _WTIMER_DTFAULT_DTPRS0F_SHIFT 0 /**< Shift value for TIMER_DTPRS0F */
Anna Bridge 142:4eea097334d6 1952 #define _WTIMER_DTFAULT_DTPRS0F_MASK 0x1UL /**< Bit mask for TIMER_DTPRS0F */
Anna Bridge 142:4eea097334d6 1953 #define _WTIMER_DTFAULT_DTPRS0F_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1954 #define WTIMER_DTFAULT_DTPRS0F_DEFAULT (_WTIMER_DTFAULT_DTPRS0F_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1955 #define WTIMER_DTFAULT_DTPRS1F (0x1UL << 1) /**< DTI PRS 1 Fault */
Anna Bridge 142:4eea097334d6 1956 #define _WTIMER_DTFAULT_DTPRS1F_SHIFT 1 /**< Shift value for TIMER_DTPRS1F */
Anna Bridge 142:4eea097334d6 1957 #define _WTIMER_DTFAULT_DTPRS1F_MASK 0x2UL /**< Bit mask for TIMER_DTPRS1F */
Anna Bridge 142:4eea097334d6 1958 #define _WTIMER_DTFAULT_DTPRS1F_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1959 #define WTIMER_DTFAULT_DTPRS1F_DEFAULT (_WTIMER_DTFAULT_DTPRS1F_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1960 #define WTIMER_DTFAULT_DTDBGF (0x1UL << 2) /**< DTI Debugger Fault */
Anna Bridge 142:4eea097334d6 1961 #define _WTIMER_DTFAULT_DTDBGF_SHIFT 2 /**< Shift value for TIMER_DTDBGF */
Anna Bridge 142:4eea097334d6 1962 #define _WTIMER_DTFAULT_DTDBGF_MASK 0x4UL /**< Bit mask for TIMER_DTDBGF */
Anna Bridge 142:4eea097334d6 1963 #define _WTIMER_DTFAULT_DTDBGF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1964 #define WTIMER_DTFAULT_DTDBGF_DEFAULT (_WTIMER_DTFAULT_DTDBGF_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1965 #define WTIMER_DTFAULT_DTLOCKUPF (0x1UL << 3) /**< DTI Lockup Fault */
Anna Bridge 142:4eea097334d6 1966 #define _WTIMER_DTFAULT_DTLOCKUPF_SHIFT 3 /**< Shift value for TIMER_DTLOCKUPF */
Anna Bridge 142:4eea097334d6 1967 #define _WTIMER_DTFAULT_DTLOCKUPF_MASK 0x8UL /**< Bit mask for TIMER_DTLOCKUPF */
Anna Bridge 142:4eea097334d6 1968 #define _WTIMER_DTFAULT_DTLOCKUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1969 #define WTIMER_DTFAULT_DTLOCKUPF_DEFAULT (_WTIMER_DTFAULT_DTLOCKUPF_DEFAULT << 3) /**< Shifted mode DEFAULT for WTIMER_DTFAULT */
Anna Bridge 142:4eea097334d6 1970
Anna Bridge 142:4eea097334d6 1971 /* Bit fields for WTIMER DTFAULTC */
Anna Bridge 142:4eea097334d6 1972 #define _WTIMER_DTFAULTC_RESETVALUE 0x00000000UL /**< Default value for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1973 #define _WTIMER_DTFAULTC_MASK 0x0000000FUL /**< Mask for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1974 #define WTIMER_DTFAULTC_DTPRS0FC (0x1UL << 0) /**< DTI PRS0 Fault Clear */
Anna Bridge 142:4eea097334d6 1975 #define _WTIMER_DTFAULTC_DTPRS0FC_SHIFT 0 /**< Shift value for TIMER_DTPRS0FC */
Anna Bridge 142:4eea097334d6 1976 #define _WTIMER_DTFAULTC_DTPRS0FC_MASK 0x1UL /**< Bit mask for TIMER_DTPRS0FC */
Anna Bridge 142:4eea097334d6 1977 #define _WTIMER_DTFAULTC_DTPRS0FC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1978 #define WTIMER_DTFAULTC_DTPRS0FC_DEFAULT (_WTIMER_DTFAULTC_DTPRS0FC_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1979 #define WTIMER_DTFAULTC_DTPRS1FC (0x1UL << 1) /**< DTI PRS1 Fault Clear */
Anna Bridge 142:4eea097334d6 1980 #define _WTIMER_DTFAULTC_DTPRS1FC_SHIFT 1 /**< Shift value for TIMER_DTPRS1FC */
Anna Bridge 142:4eea097334d6 1981 #define _WTIMER_DTFAULTC_DTPRS1FC_MASK 0x2UL /**< Bit mask for TIMER_DTPRS1FC */
Anna Bridge 142:4eea097334d6 1982 #define _WTIMER_DTFAULTC_DTPRS1FC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1983 #define WTIMER_DTFAULTC_DTPRS1FC_DEFAULT (_WTIMER_DTFAULTC_DTPRS1FC_DEFAULT << 1) /**< Shifted mode DEFAULT for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1984 #define WTIMER_DTFAULTC_DTDBGFC (0x1UL << 2) /**< DTI Debugger Fault Clear */
Anna Bridge 142:4eea097334d6 1985 #define _WTIMER_DTFAULTC_DTDBGFC_SHIFT 2 /**< Shift value for TIMER_DTDBGFC */
Anna Bridge 142:4eea097334d6 1986 #define _WTIMER_DTFAULTC_DTDBGFC_MASK 0x4UL /**< Bit mask for TIMER_DTDBGFC */
Anna Bridge 142:4eea097334d6 1987 #define _WTIMER_DTFAULTC_DTDBGFC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1988 #define WTIMER_DTFAULTC_DTDBGFC_DEFAULT (_WTIMER_DTFAULTC_DTDBGFC_DEFAULT << 2) /**< Shifted mode DEFAULT for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1989 #define WTIMER_DTFAULTC_TLOCKUPFC (0x1UL << 3) /**< DTI Lockup Fault Clear */
Anna Bridge 142:4eea097334d6 1990 #define _WTIMER_DTFAULTC_TLOCKUPFC_SHIFT 3 /**< Shift value for TIMER_TLOCKUPFC */
Anna Bridge 142:4eea097334d6 1991 #define _WTIMER_DTFAULTC_TLOCKUPFC_MASK 0x8UL /**< Bit mask for TIMER_TLOCKUPFC */
Anna Bridge 142:4eea097334d6 1992 #define _WTIMER_DTFAULTC_TLOCKUPFC_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1993 #define WTIMER_DTFAULTC_TLOCKUPFC_DEFAULT (_WTIMER_DTFAULTC_TLOCKUPFC_DEFAULT << 3) /**< Shifted mode DEFAULT for WTIMER_DTFAULTC */
Anna Bridge 142:4eea097334d6 1994
Anna Bridge 142:4eea097334d6 1995 /* Bit fields for WTIMER DTLOCK */
Anna Bridge 142:4eea097334d6 1996 #define _WTIMER_DTLOCK_RESETVALUE 0x00000000UL /**< Default value for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 1997 #define _WTIMER_DTLOCK_MASK 0x0000FFFFUL /**< Mask for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 1998 #define _WTIMER_DTLOCK_LOCKKEY_SHIFT 0 /**< Shift value for TIMER_LOCKKEY */
Anna Bridge 142:4eea097334d6 1999 #define _WTIMER_DTLOCK_LOCKKEY_MASK 0xFFFFUL /**< Bit mask for TIMER_LOCKKEY */
Anna Bridge 142:4eea097334d6 2000 #define _WTIMER_DTLOCK_LOCKKEY_DEFAULT 0x00000000UL /**< Mode DEFAULT for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2001 #define _WTIMER_DTLOCK_LOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2002 #define _WTIMER_DTLOCK_LOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2003 #define _WTIMER_DTLOCK_LOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2004 #define _WTIMER_DTLOCK_LOCKKEY_UNLOCK 0x0000CE80UL /**< Mode UNLOCK for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2005 #define WTIMER_DTLOCK_LOCKKEY_DEFAULT (_WTIMER_DTLOCK_LOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2006 #define WTIMER_DTLOCK_LOCKKEY_LOCK (_WTIMER_DTLOCK_LOCKKEY_LOCK << 0) /**< Shifted mode LOCK for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2007 #define WTIMER_DTLOCK_LOCKKEY_UNLOCKED (_WTIMER_DTLOCK_LOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2008 #define WTIMER_DTLOCK_LOCKKEY_LOCKED (_WTIMER_DTLOCK_LOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2009 #define WTIMER_DTLOCK_LOCKKEY_UNLOCK (_WTIMER_DTLOCK_LOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for WTIMER_DTLOCK */
Anna Bridge 142:4eea097334d6 2010
Anna Bridge 142:4eea097334d6 2011 /** @} End of group EFR32MG12P433F1024GL125_WTIMER */
Anna Bridge 142:4eea097334d6 2012
Anna Bridge 142:4eea097334d6 2013
Anna Bridge 142:4eea097334d6 2014
Anna Bridge 142:4eea097334d6 2015 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 2016 * @defgroup EFR32MG12P433F1024GL125_SYSTICK_BitFields EFR32MG12P433F1024GL125_SYSTICK Bit Fields
Anna Bridge 142:4eea097334d6 2017 * @{
Anna Bridge 142:4eea097334d6 2018 *****************************************************************************/
Anna Bridge 142:4eea097334d6 2019
Anna Bridge 142:4eea097334d6 2020 /** @} End of group EFR32MG12P433F1024GL125_SYSTICK */
Anna Bridge 142:4eea097334d6 2021
Anna Bridge 142:4eea097334d6 2022
Anna Bridge 142:4eea097334d6 2023
Anna Bridge 142:4eea097334d6 2024 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 2025 * @defgroup EFR32MG12P433F1024GL125_UNLOCK EFR32MG12P433F1024GL125 Unlock Codes
Anna Bridge 142:4eea097334d6 2026 * @{
Anna Bridge 142:4eea097334d6 2027 *****************************************************************************/
Anna Bridge 142:4eea097334d6 2028 #define MSC_UNLOCK_CODE 0x1B71 /**< MSC unlock code */
Anna Bridge 142:4eea097334d6 2029 #define EMU_UNLOCK_CODE 0xADE8 /**< EMU unlock code */
Anna Bridge 142:4eea097334d6 2030 #define RMU_UNLOCK_CODE 0xE084 /**< RMU unlock code */
Anna Bridge 142:4eea097334d6 2031 #define CMU_UNLOCK_CODE 0x580E /**< CMU unlock code */
Anna Bridge 142:4eea097334d6 2032 #define GPIO_UNLOCK_CODE 0xA534 /**< GPIO unlock code */
Anna Bridge 142:4eea097334d6 2033 #define TIMER_UNLOCK_CODE 0xCE80 /**< TIMER unlock code */
Anna Bridge 142:4eea097334d6 2034 #define RTCC_UNLOCK_CODE 0xAEE8 /**< RTCC unlock code */
Anna Bridge 142:4eea097334d6 2035
Anna Bridge 142:4eea097334d6 2036 /** @} End of group EFR32MG12P433F1024GL125_UNLOCK */
Anna Bridge 142:4eea097334d6 2037
Anna Bridge 142:4eea097334d6 2038 /** @} End of group EFR32MG12P433F1024GL125_BitFields */
Anna Bridge 142:4eea097334d6 2039
Anna Bridge 142:4eea097334d6 2040 /**************************************************************************//**
Anna Bridge 142:4eea097334d6 2041 * @defgroup EFR32MG12P433F1024GL125_Alternate_Function EFR32MG12P433F1024GL125 Alternate Function
Anna Bridge 142:4eea097334d6 2042 * @{
Anna Bridge 142:4eea097334d6 2043 *****************************************************************************/
Anna Bridge 142:4eea097334d6 2044
Anna Bridge 142:4eea097334d6 2045 #include "efr32mg12p_af_ports.h"
Anna Bridge 142:4eea097334d6 2046 #include "efr32mg12p_af_pins.h"
Anna Bridge 142:4eea097334d6 2047
Anna Bridge 142:4eea097334d6 2048 /** @} End of group EFR32MG12P433F1024GL125_Alternate_Function */
Anna Bridge 142:4eea097334d6 2049
Anna Bridge 142:4eea097334d6 2050 /** @} End of group EFR32MG12P433F1024GL125 */
Anna Bridge 142:4eea097334d6 2051
Anna Bridge 142:4eea097334d6 2052 /** @} End of group Parts */
Anna Bridge 142:4eea097334d6 2053
Anna Bridge 142:4eea097334d6 2054 #ifdef __cplusplus
Anna Bridge 142:4eea097334d6 2055 }
Anna Bridge 142:4eea097334d6 2056 #endif
Anna Bridge 142:4eea097334d6 2057 #endif /* EFR32MG12P433F1024GL125_H */