mbed library sources

Dependents:   Encrypted my_mbed lklk CyaSSL_DTLS_Cellular ... more

Superseded

This library was superseded by mbed-dev - https://os.mbed.com/users/mbed_official/code/mbed-dev/.

Development branch of the mbed library sources. This library is kept in synch with the latest changes from the mbed SDK and it is not guaranteed to work.

If you are looking for a stable and tested release, please import one of the official mbed library releases:

Import librarymbed

The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

targets/hal/TARGET_Freescale/TARGET_KPSDK_MCUS/TARGET_KPSDK_CODE/hal/adc/fsl_adc_features.h

Committer:
mbed_official
Date:
2014-04-03
Revision:
149:1fb5f62b92bd
Parent:
targets/hal/TARGET_Freescale/TARGET_KSDK_MCUS/TARGET_KSDK_CODE/hal/adc/fsl_adc_features.h@ 146:f64d43ff0c18
Child:
324:406fd2029f23

File content as of revision 149:1fb5f62b92bd:

/*
 * Copyright (c) 2014, Freescale Semiconductor, Inc.
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without modification,
 * are permitted provided that the following conditions are met:
 *
 * o Redistributions of source code must retain the above copyright notice, this list
 *   of conditions and the following disclaimer.
 *
 * o Redistributions in binary form must reproduce the above copyright notice, this
 *   list of conditions and the following disclaimer in the documentation and/or
 *   other materials provided with the distribution.
 *
 * o Neither the name of Freescale Semiconductor, Inc. nor the names of its
 *   contributors may be used to endorse or promote products derived from this
 *   software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 */
#if !defined(__FSL_ADC_FEATURES_H__)
#define __FSL_ADC_FEATURES_H__

#if defined(CPU_MK20DX128VMP5) || defined(CPU_MK20DN128VMP5) || defined(CPU_MK20DX64VMP5) || defined(CPU_MK20DN64VMP5) || \
    defined(CPU_MK20DX32VMP5) || defined(CPU_MK20DN32VMP5) || defined(CPU_MK20DX128VLH5) || defined(CPU_MK20DN128VLH5) || \
    defined(CPU_MK20DX64VLH5) || defined(CPU_MK20DN64VLH5) || defined(CPU_MK20DX32VLH5) || defined(CPU_MK20DN32VLH5) || \
    defined(CPU_MK20DX128VFT5) || defined(CPU_MK20DN128VFT5) || defined(CPU_MK20DX64VFT5) || defined(CPU_MK20DN64VFT5) || \
    defined(CPU_MK20DX32VFT5) || defined(CPU_MK20DN32VFT5) || defined(CPU_MK20DX128VLF5) || defined(CPU_MK20DN128VLF5) || \
    defined(CPU_MK20DX64VLF5) || defined(CPU_MK20DN64VLF5) || defined(CPU_MK20DX32VLF5) || defined(CPU_MK20DN32VLF5) || \
    defined(CPU_MK22FN256VDC12) || defined(CPU_MK22FN256VLH12) || defined(CPU_MK22FN256VLL12) || defined(CPU_MK22FN256VMP12) || \
    defined(CPU_MK22FN512VDC12) || defined(CPU_MK22FN512VLH12) || defined(CPU_MK22FN512VLL12) || defined(CPU_MK24FN1M0VDC12) || \
    defined(CPU_MK24FN1M0VLQ12) || defined(CPU_MK63FN1M0VLQ12) || defined(CPU_MK63FN1M0VMD12) || defined(CPU_MK64FN1M0VDC12) || \
    defined(CPU_MK64FN1M0VLL12) || defined(CPU_MK64FN1M0VLQ12) || defined(CPU_MK64FX512VLQ12) || defined(CPU_MK64FN1M0VMD12) || \
    defined(CPU_MK64FX512VMD12) || defined(CPU_MK65FN2M0CAC18) || defined(CPU_MK65FX1M0CAC18) || defined(CPU_MK65FN2M0VMI18) || \
    defined(CPU_MK65FX1M0VMI18) || defined(CPU_MK66FN2M0VLQ18) || defined(CPU_MK66FX1M0VLQ18) || defined(CPU_MK66FN2M0VMD18) || \
    defined(CPU_MK66FX1M0VMD18) || defined(CPU_MKL25Z32VFM4) || defined(CPU_MKL25Z64VFM4) || defined(CPU_MKL25Z128VFM4) || \
    defined(CPU_MKL25Z32VFT4) || defined(CPU_MKL25Z64VFT4) || defined(CPU_MKL25Z128VFT4) || defined(CPU_MKL25Z32VLH4) || \
    defined(CPU_MKL25Z64VLH4) || defined(CPU_MKL25Z128VLH4) || defined(CPU_MKL25Z32VLK4) || defined(CPU_MKL25Z64VLK4) || \
    defined(CPU_MKL25Z128VLK4) || defined(CPU_MKL46Z128VLH4) || defined(CPU_MKL46Z256VLH4) || defined(CPU_MKL46Z128VLL4) || \
    defined(CPU_MKL46Z256VLL4) || defined(CPU_MKL46Z128VMC4) || defined(CPU_MKL46Z256VMC4) || defined(CPU_MKV31F256VLH12) || \
    defined(CPU_MKV31F256VLL12) || defined(CPU_MKV31FN512VLH12) || defined(CPU_MKV31F512VLL12)
    /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA).*/
    #define FSL_FEATURE_ADC_HAS_PGA (0)
    /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]).*/
    #define FSL_FEATURE_ADC_HAS_DMA (1)
    /* @brief Has differential mode (bitfield SC1x[DIFF]).*/
    #define FSL_FEATURE_ADC_HAS_DIFF_MODE (1)
    /* @brief Has FIFO (bit SC4[AFDEP]).*/
    #define FSL_FEATURE_ADC_HAS_FIFO (0)
    /* @brief FIFO size if available (bitfield SC4[AFDEP]).*/
    #define FSL_FEATURE_ADC_FIFO_SIZE (0)
    /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]).*/
    #define FSL_FEATURE_ADC_HAS_MUX_SELECT (1)
    /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE].*/
    #define FSL_FEATURE_ADC_HAS_HW_TRIGGER_MASK (0)
    /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx).*/
    #define FSL_FEATURE_ADC_HAS_CALIBRATION (1)
    /* @brief Has HW averaging (bit SC3[AVGE]).*/
    #define FSL_FEATURE_ADC_HAS_HW_AVERAGE (1)
    /* @brief Has offset correction (register OFS).*/
    #define FSL_FEATURE_ADC_HAS_OFFSET_CORRECTION (1)
    /* @brief Maximum ADC resolution.*/
    #define FSL_FEATURE_ADC_MAX_RESOLUTION (16)
    /* @brief Number of SC1x and Rx register pairs (conversion control and result registers).*/
    #define FSL_FEATURE_ADC_CONVERSION_CONTROL_COUNT (2)
#elif defined(CPU_MK20DX128VFM5) || defined(CPU_MK20DN128VFM5) || defined(CPU_MK20DX64VFM5) || defined(CPU_MK20DN64VFM5) || \
    defined(CPU_MK20DX32VFM5) || defined(CPU_MK20DN32VFM5) || defined(CPU_MKL05Z8VFK4) || defined(CPU_MKL05Z16VFK4) || \
    defined(CPU_MKL05Z32VFK4) || defined(CPU_MKL05Z8VLC4) || defined(CPU_MKL05Z16VLC4) || defined(CPU_MKL05Z32VLC4) || \
    defined(CPU_MKL05Z8VFM4) || defined(CPU_MKL05Z16VFM4) || defined(CPU_MKL05Z32VFM4) || defined(CPU_MKL05Z16VLF4) || \
    defined(CPU_MKL05Z32VLF4)
    /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA).*/
    #define FSL_FEATURE_ADC_HAS_PGA (0)
    /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]).*/
    #define FSL_FEATURE_ADC_HAS_DMA (1)
    /* @brief Has differential mode (bitfield SC1x[DIFF]).*/
    #define FSL_FEATURE_ADC_HAS_DIFF_MODE (0)
    /* @brief Has FIFO (bit SC4[AFDEP]).*/
    #define FSL_FEATURE_ADC_HAS_FIFO (0)
    /* @brief FIFO size if available (bitfield SC4[AFDEP]).*/
    #define FSL_FEATURE_ADC_FIFO_SIZE (0)
    /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]).*/
    #define FSL_FEATURE_ADC_HAS_MUX_SELECT (1)
    /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE].*/
    #define FSL_FEATURE_ADC_HAS_HW_TRIGGER_MASK (0)
    /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx).*/
    #define FSL_FEATURE_ADC_HAS_CALIBRATION (1)
    /* @brief Has HW averaging (bit SC3[AVGE]).*/
    #define FSL_FEATURE_ADC_HAS_HW_AVERAGE (1)
    /* @brief Has offset correction (register OFS).*/
    #define FSL_FEATURE_ADC_HAS_OFFSET_CORRECTION (1)
    /* @brief Maximum ADC resolution.*/
    #define FSL_FEATURE_ADC_MAX_RESOLUTION (16)
    /* @brief Number of SC1x and Rx register pairs (conversion control and result registers).*/
    #define FSL_FEATURE_ADC_CONVERSION_CONTROL_COUNT (2)
#elif defined(CPU_MK70FN1M0VMF12) || defined(CPU_MK70FX512VMF12) || defined(CPU_MK70FN1M0VMF15) || defined(CPU_MK70FX512VMF15) || \
    defined(CPU_MK70FN1M0VMJ12) || defined(CPU_MK70FX512VMJ12) || defined(CPU_MK70FN1M0VMJ15) || defined(CPU_MK70FX512VMJ15)
    /* @brief Has Programmable Gain Amplifier (PGA) in ADC (register PGA).*/
    #define FSL_FEATURE_ADC_HAS_PGA (1)
    /* @brief Has DMA support (bit SC2[DMAEN] or SC4[DMAEN]).*/
    #define FSL_FEATURE_ADC_HAS_DMA (1)
    /* @brief Has differential mode (bitfield SC1x[DIFF]).*/
    #define FSL_FEATURE_ADC_HAS_DIFF_MODE (1)
    /* @brief Has FIFO (bit SC4[AFDEP]).*/
    #define FSL_FEATURE_ADC_HAS_FIFO (0)
    /* @brief FIFO size if available (bitfield SC4[AFDEP]).*/
    #define FSL_FEATURE_ADC_FIFO_SIZE (0)
    /* @brief Has channel set a/b multiplexor (bitfield CFG2[MUXSEL]).*/
    #define FSL_FEATURE_ADC_HAS_MUX_SELECT (1)
    /* @brief Has HW trigger masking (bitfield SC5[HTRGMASKE].*/
    #define FSL_FEATURE_ADC_HAS_HW_TRIGGER_MASK (0)
    /* @brief Has calibration feature (bit SC3[CAL] and registers CLPx, CLMx).*/
    #define FSL_FEATURE_ADC_HAS_CALIBRATION (1)
    /* @brief Has HW averaging (bit SC3[AVGE]).*/
    #define FSL_FEATURE_ADC_HAS_HW_AVERAGE (1)
    /* @brief Has offset correction (register OFS).*/
    #define FSL_FEATURE_ADC_HAS_OFFSET_CORRECTION (1)
    /* @brief Maximum ADC resolution.*/
    #define FSL_FEATURE_ADC_MAX_RESOLUTION (16)
    /* @brief Number of SC1x and Rx register pairs (conversion control and result registers).*/
    #define FSL_FEATURE_ADC_CONVERSION_CONTROL_COUNT (2)
#else
    #error "No valid CPU defined!"
#endif

#endif /* __FSL_ADC_FEATURES_H__*/
/*******************************************************************************
 * EOF
 ******************************************************************************/