Displays distance to start location on OLED screen.

Dependencies:   mbed

Committer:
iforce2d
Date:
Wed Mar 07 12:49:14 2018 +0000
Revision:
0:972874f31c98
First commit

Who changed what in which revision?

UserRevisionLine numberNew contents of line
iforce2d 0:972874f31c98 1 /*
iforce2d 0:972874f31c98 2
iforce2d 0:972874f31c98 3 u8g_dev_st7565_nhd_c12864.c
iforce2d 0:972874f31c98 4
iforce2d 0:972874f31c98 5 Support for the NHD-C12864A1Z-FSB-FBW (Newhaven Display)
iforce2d 0:972874f31c98 6
iforce2d 0:972874f31c98 7 Universal 8bit Graphics Library
iforce2d 0:972874f31c98 8
iforce2d 0:972874f31c98 9 Copyright (c) 2012, olikraus@gmail.com
iforce2d 0:972874f31c98 10 All rights reserved.
iforce2d 0:972874f31c98 11
iforce2d 0:972874f31c98 12 Redistribution and use in source and binary forms, with or without modification,
iforce2d 0:972874f31c98 13 are permitted provided that the following conditions are met:
iforce2d 0:972874f31c98 14
iforce2d 0:972874f31c98 15 * Redistributions of source code must retain the above copyright notice, this list
iforce2d 0:972874f31c98 16 of conditions and the following disclaimer.
iforce2d 0:972874f31c98 17
iforce2d 0:972874f31c98 18 * Redistributions in binary form must reproduce the above copyright notice, this
iforce2d 0:972874f31c98 19 list of conditions and the following disclaimer in the documentation and/or other
iforce2d 0:972874f31c98 20 materials provided with the distribution.
iforce2d 0:972874f31c98 21
iforce2d 0:972874f31c98 22 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
iforce2d 0:972874f31c98 23 CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
iforce2d 0:972874f31c98 24 INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
iforce2d 0:972874f31c98 25 MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
iforce2d 0:972874f31c98 26 DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
iforce2d 0:972874f31c98 27 CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
iforce2d 0:972874f31c98 28 SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
iforce2d 0:972874f31c98 29 NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
iforce2d 0:972874f31c98 30 LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
iforce2d 0:972874f31c98 31 CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
iforce2d 0:972874f31c98 32 STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
iforce2d 0:972874f31c98 33 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
iforce2d 0:972874f31c98 34 ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
iforce2d 0:972874f31c98 35
iforce2d 0:972874f31c98 36
iforce2d 0:972874f31c98 37 */
iforce2d 0:972874f31c98 38
iforce2d 0:972874f31c98 39 #include "u8g.h"
iforce2d 0:972874f31c98 40
iforce2d 0:972874f31c98 41 #define WIDTH 128
iforce2d 0:972874f31c98 42 #define HEIGHT 64
iforce2d 0:972874f31c98 43 #define PAGE_HEIGHT 8
iforce2d 0:972874f31c98 44
iforce2d 0:972874f31c98 45 const uint8_t u8g_dev_st7565_nhd_c12864_init_seq[] PROGMEM = {
iforce2d 0:972874f31c98 46 U8G_ESC_CS(0), /* disable chip */
iforce2d 0:972874f31c98 47 U8G_ESC_ADR(0), /* instruction mode */
iforce2d 0:972874f31c98 48 U8G_ESC_RST(10), /* do reset low pulse with (10*16)+2 milliseconds */
iforce2d 0:972874f31c98 49 U8G_ESC_CS(1), /* enable chip */
iforce2d 0:972874f31c98 50
iforce2d 0:972874f31c98 51 0x040, /* set display start line */
iforce2d 0:972874f31c98 52 0x0a1, /* ADC set to reverse */
iforce2d 0:972874f31c98 53 0x0c0, /* common output mode: set scan direction normal operation */
iforce2d 0:972874f31c98 54 0x0a6, /* display normal, bit val 0: LCD pixel off. */
iforce2d 0:972874f31c98 55 0x0a2, /* LCD bias 1/9 */
iforce2d 0:972874f31c98 56 0x02f, /* all power control circuits on */
iforce2d 0:972874f31c98 57 0x0f8, /* set booster ratio to */
iforce2d 0:972874f31c98 58 0x000, /* 4x */
iforce2d 0:972874f31c98 59 0x027, /* set V0 voltage resistor ratio to large */
iforce2d 0:972874f31c98 60 0x081, /* set contrast */
iforce2d 0:972874f31c98 61 0x008, /* contrast: 0x008 is a good value for NHD C12864, Nov 2012: User reports that 0x1a is much better */
iforce2d 0:972874f31c98 62 0x0ac, /* indicator */
iforce2d 0:972874f31c98 63 0x000, /* disable */
iforce2d 0:972874f31c98 64 0x0af, /* display on */
iforce2d 0:972874f31c98 65
iforce2d 0:972874f31c98 66 U8G_ESC_DLY(100), /* delay 100 ms */
iforce2d 0:972874f31c98 67 0x0a5, /* display all points, ST7565 */
iforce2d 0:972874f31c98 68 U8G_ESC_DLY(100), /* delay 100 ms */
iforce2d 0:972874f31c98 69 U8G_ESC_DLY(100), /* delay 100 ms */
iforce2d 0:972874f31c98 70 0x0a4, /* normal display */
iforce2d 0:972874f31c98 71 U8G_ESC_CS(0), /* disable chip */
iforce2d 0:972874f31c98 72 U8G_ESC_END /* end of sequence */
iforce2d 0:972874f31c98 73 };
iforce2d 0:972874f31c98 74
iforce2d 0:972874f31c98 75 static const uint8_t u8g_dev_st7565_nhd_c12864_data_start[] PROGMEM = {
iforce2d 0:972874f31c98 76 U8G_ESC_ADR(0), /* instruction mode */
iforce2d 0:972874f31c98 77 U8G_ESC_CS(1), /* enable chip */
iforce2d 0:972874f31c98 78 0x010, /* set upper 4 bit of the col adr to 0 */
iforce2d 0:972874f31c98 79 0x004, /* set lower 4 bit of the col adr to 4 (NHD C12864) */
iforce2d 0:972874f31c98 80 U8G_ESC_END /* end of sequence */
iforce2d 0:972874f31c98 81 };
iforce2d 0:972874f31c98 82
iforce2d 0:972874f31c98 83 static const uint8_t u8g_dev_st7565_c12864_sleep_on[] PROGMEM = {
iforce2d 0:972874f31c98 84 U8G_ESC_ADR(0), /* instruction mode */
iforce2d 0:972874f31c98 85 U8G_ESC_CS(1), /* enable chip */
iforce2d 0:972874f31c98 86 0x0ac, /* static indicator off */
iforce2d 0:972874f31c98 87 0x000, /* indicator register set (not sure if this is required) */
iforce2d 0:972874f31c98 88 0x0ae, /* display off */
iforce2d 0:972874f31c98 89 0x0a5, /* all points on */
iforce2d 0:972874f31c98 90 U8G_ESC_CS(1), /* disable chip */
iforce2d 0:972874f31c98 91 U8G_ESC_END /* end of sequence */
iforce2d 0:972874f31c98 92 };
iforce2d 0:972874f31c98 93
iforce2d 0:972874f31c98 94 static const uint8_t u8g_dev_st7565_c12864_sleep_off[] PROGMEM = {
iforce2d 0:972874f31c98 95 U8G_ESC_ADR(0), /* instruction mode */
iforce2d 0:972874f31c98 96 U8G_ESC_CS(1), /* enable chip */
iforce2d 0:972874f31c98 97 0x0a4, /* all points off */
iforce2d 0:972874f31c98 98 0x0af, /* display on */
iforce2d 0:972874f31c98 99 U8G_ESC_DLY(50), /* delay 50 ms */
iforce2d 0:972874f31c98 100 U8G_ESC_CS(1), /* disable chip */
iforce2d 0:972874f31c98 101 U8G_ESC_END /* end of sequence */
iforce2d 0:972874f31c98 102 };
iforce2d 0:972874f31c98 103
iforce2d 0:972874f31c98 104 uint8_t u8g_dev_st7565_nhd_c12864_fn(u8g_t *u8g, u8g_dev_t *dev, uint8_t msg, void *arg)
iforce2d 0:972874f31c98 105 {
iforce2d 0:972874f31c98 106 switch(msg)
iforce2d 0:972874f31c98 107 {
iforce2d 0:972874f31c98 108 case U8G_DEV_MSG_INIT:
iforce2d 0:972874f31c98 109 u8g_InitCom(u8g, dev, U8G_SPI_CLK_CYCLE_400NS);
iforce2d 0:972874f31c98 110 u8g_WriteEscSeqP(u8g, dev, u8g_dev_st7565_nhd_c12864_init_seq);
iforce2d 0:972874f31c98 111 break;
iforce2d 0:972874f31c98 112 case U8G_DEV_MSG_STOP:
iforce2d 0:972874f31c98 113 break;
iforce2d 0:972874f31c98 114 case U8G_DEV_MSG_PAGE_NEXT:
iforce2d 0:972874f31c98 115 {
iforce2d 0:972874f31c98 116 u8g_pb_t *pb = (u8g_pb_t *)(dev->dev_mem);
iforce2d 0:972874f31c98 117 u8g_WriteEscSeqP(u8g, dev, u8g_dev_st7565_nhd_c12864_data_start);
iforce2d 0:972874f31c98 118 u8g_WriteByte(u8g, dev, 0x0b0 | pb->p.page); /* select current page (ST7565R) */
iforce2d 0:972874f31c98 119 u8g_SetAddress(u8g, dev, 1); /* data mode */
iforce2d 0:972874f31c98 120 if ( u8g_pb_WriteBuffer(pb, u8g, dev) == 0 )
iforce2d 0:972874f31c98 121 return 0;
iforce2d 0:972874f31c98 122 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 123 }
iforce2d 0:972874f31c98 124 break;
iforce2d 0:972874f31c98 125 case U8G_DEV_MSG_CONTRAST:
iforce2d 0:972874f31c98 126 u8g_SetChipSelect(u8g, dev, 1);
iforce2d 0:972874f31c98 127 u8g_SetAddress(u8g, dev, 0); /* instruction mode */
iforce2d 0:972874f31c98 128 u8g_WriteByte(u8g, dev, 0x081);
iforce2d 0:972874f31c98 129 u8g_WriteByte(u8g, dev, (*(uint8_t *)arg) >> 2);
iforce2d 0:972874f31c98 130 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 131 return 1;
iforce2d 0:972874f31c98 132 case U8G_DEV_MSG_SLEEP_ON:
iforce2d 0:972874f31c98 133 u8g_WriteEscSeqP(u8g, dev, u8g_dev_st7565_c12864_sleep_on);
iforce2d 0:972874f31c98 134 return 1;
iforce2d 0:972874f31c98 135 case U8G_DEV_MSG_SLEEP_OFF:
iforce2d 0:972874f31c98 136 u8g_WriteEscSeqP(u8g, dev, u8g_dev_st7565_c12864_sleep_off);
iforce2d 0:972874f31c98 137 return 1;
iforce2d 0:972874f31c98 138 }
iforce2d 0:972874f31c98 139 return u8g_dev_pb8v1_base_fn(u8g, dev, msg, arg);
iforce2d 0:972874f31c98 140 }
iforce2d 0:972874f31c98 141
iforce2d 0:972874f31c98 142 uint8_t u8g_dev_st7565_nhd_c12864_2x_fn(u8g_t *u8g, u8g_dev_t *dev, uint8_t msg, void *arg)
iforce2d 0:972874f31c98 143 {
iforce2d 0:972874f31c98 144 switch(msg)
iforce2d 0:972874f31c98 145 {
iforce2d 0:972874f31c98 146 case U8G_DEV_MSG_INIT:
iforce2d 0:972874f31c98 147 u8g_InitCom(u8g, dev, U8G_SPI_CLK_CYCLE_400NS);
iforce2d 0:972874f31c98 148 u8g_WriteEscSeqP(u8g, dev, u8g_dev_st7565_nhd_c12864_init_seq);
iforce2d 0:972874f31c98 149 break;
iforce2d 0:972874f31c98 150 case U8G_DEV_MSG_STOP:
iforce2d 0:972874f31c98 151 break;
iforce2d 0:972874f31c98 152 case U8G_DEV_MSG_PAGE_NEXT:
iforce2d 0:972874f31c98 153 {
iforce2d 0:972874f31c98 154 u8g_pb_t *pb = (u8g_pb_t *)(dev->dev_mem);
iforce2d 0:972874f31c98 155
iforce2d 0:972874f31c98 156 u8g_WriteEscSeqP(u8g, dev, u8g_dev_st7565_nhd_c12864_data_start);
iforce2d 0:972874f31c98 157 u8g_WriteByte(u8g, dev, 0x0b0 | (2*pb->p.page)); /* select current page (ST7565R) */
iforce2d 0:972874f31c98 158 u8g_SetAddress(u8g, dev, 1); /* data mode */
iforce2d 0:972874f31c98 159 u8g_WriteSequence(u8g, dev, pb->width, pb->buf);
iforce2d 0:972874f31c98 160 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 161
iforce2d 0:972874f31c98 162 u8g_WriteEscSeqP(u8g, dev, u8g_dev_st7565_nhd_c12864_data_start);
iforce2d 0:972874f31c98 163 u8g_WriteByte(u8g, dev, 0x0b0 | (2*pb->p.page+1)); /* select current page (ST7565R) */
iforce2d 0:972874f31c98 164 u8g_SetAddress(u8g, dev, 1); /* data mode */
iforce2d 0:972874f31c98 165 u8g_WriteSequence(u8g, dev, pb->width, (uint8_t *)(pb->buf)+pb->width);
iforce2d 0:972874f31c98 166 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 167 }
iforce2d 0:972874f31c98 168 break;
iforce2d 0:972874f31c98 169 case U8G_DEV_MSG_CONTRAST:
iforce2d 0:972874f31c98 170 u8g_SetChipSelect(u8g, dev, 1);
iforce2d 0:972874f31c98 171 u8g_SetAddress(u8g, dev, 0); /* instruction mode */
iforce2d 0:972874f31c98 172 u8g_WriteByte(u8g, dev, 0x081);
iforce2d 0:972874f31c98 173 u8g_WriteByte(u8g, dev, (*(uint8_t *)arg) >> 2);
iforce2d 0:972874f31c98 174 u8g_SetChipSelect(u8g, dev, 0);
iforce2d 0:972874f31c98 175 return 1;
iforce2d 0:972874f31c98 176 case U8G_DEV_MSG_SLEEP_ON:
iforce2d 0:972874f31c98 177 u8g_WriteEscSeqP(u8g, dev, u8g_dev_st7565_c12864_sleep_on);
iforce2d 0:972874f31c98 178 return 1;
iforce2d 0:972874f31c98 179 case U8G_DEV_MSG_SLEEP_OFF:
iforce2d 0:972874f31c98 180 u8g_WriteEscSeqP(u8g, dev, u8g_dev_st7565_c12864_sleep_off);
iforce2d 0:972874f31c98 181 return 1;
iforce2d 0:972874f31c98 182 }
iforce2d 0:972874f31c98 183 return u8g_dev_pb16v1_base_fn(u8g, dev, msg, arg);
iforce2d 0:972874f31c98 184 }
iforce2d 0:972874f31c98 185
iforce2d 0:972874f31c98 186 U8G_PB_DEV(u8g_dev_st7565_nhd_c12864_sw_spi, WIDTH, HEIGHT, PAGE_HEIGHT, u8g_dev_st7565_nhd_c12864_fn, U8G_COM_SW_SPI);
iforce2d 0:972874f31c98 187 U8G_PB_DEV(u8g_dev_st7565_nhd_c12864_hw_spi, WIDTH, HEIGHT, PAGE_HEIGHT, u8g_dev_st7565_nhd_c12864_fn, U8G_COM_HW_SPI);
iforce2d 0:972874f31c98 188
iforce2d 0:972874f31c98 189
iforce2d 0:972874f31c98 190 uint8_t u8g_dev_st7565_nhd_c12864_2x_buf[WIDTH*2] U8G_NOCOMMON ;
iforce2d 0:972874f31c98 191 u8g_pb_t u8g_dev_st7565_nhd_c12864_2x_pb = { {16, HEIGHT, 0, 0, 0}, WIDTH, u8g_dev_st7565_nhd_c12864_2x_buf};
iforce2d 0:972874f31c98 192 u8g_dev_t u8g_dev_st7565_nhd_c12864_2x_sw_spi = { u8g_dev_st7565_nhd_c12864_2x_fn, &u8g_dev_st7565_nhd_c12864_2x_pb, U8G_COM_SW_SPI };
iforce2d 0:972874f31c98 193 u8g_dev_t u8g_dev_st7565_nhd_c12864_2x_hw_spi = { u8g_dev_st7565_nhd_c12864_2x_fn, &u8g_dev_st7565_nhd_c12864_2x_pb, U8G_COM_HW_SPI };
iforce2d 0:972874f31c98 194
iforce2d 0:972874f31c98 195