Displays distance to start location on OLED screen.

Dependencies:   mbed

Committer:
iforce2d
Date:
Wed Mar 07 12:49:14 2018 +0000
Revision:
0:972874f31c98
First commit

Who changed what in which revision?

UserRevisionLine numberNew contents of line
iforce2d 0:972874f31c98 1 /*
iforce2d 0:972874f31c98 2
iforce2d 0:972874f31c98 3 u8g_com_atmega_st7920_spi.c
iforce2d 0:972874f31c98 4
iforce2d 0:972874f31c98 5 Universal 8bit Graphics Library
iforce2d 0:972874f31c98 6
iforce2d 0:972874f31c98 7 Copyright (c) 2011, olikraus@gmail.com
iforce2d 0:972874f31c98 8 All rights reserved.
iforce2d 0:972874f31c98 9
iforce2d 0:972874f31c98 10 Redistribution and use in source and binary forms, with or without modification,
iforce2d 0:972874f31c98 11 are permitted provided that the following conditions are met:
iforce2d 0:972874f31c98 12
iforce2d 0:972874f31c98 13 * Redistributions of source code must retain the above copyright notice, this list
iforce2d 0:972874f31c98 14 of conditions and the following disclaimer.
iforce2d 0:972874f31c98 15
iforce2d 0:972874f31c98 16 * Redistributions in binary form must reproduce the above copyright notice, this
iforce2d 0:972874f31c98 17 list of conditions and the following disclaimer in the documentation and/or other
iforce2d 0:972874f31c98 18 materials provided with the distribution.
iforce2d 0:972874f31c98 19
iforce2d 0:972874f31c98 20 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
iforce2d 0:972874f31c98 21 CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
iforce2d 0:972874f31c98 22 INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
iforce2d 0:972874f31c98 23 MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
iforce2d 0:972874f31c98 24 DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR
iforce2d 0:972874f31c98 25 CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
iforce2d 0:972874f31c98 26 SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
iforce2d 0:972874f31c98 27 NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
iforce2d 0:972874f31c98 28 LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
iforce2d 0:972874f31c98 29 CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
iforce2d 0:972874f31c98 30 STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
iforce2d 0:972874f31c98 31 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
iforce2d 0:972874f31c98 32 ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
iforce2d 0:972874f31c98 33
iforce2d 0:972874f31c98 34 A special SPI interface for ST7920 controller
iforce2d 0:972874f31c98 35
iforce2d 0:972874f31c98 36 */
iforce2d 0:972874f31c98 37
iforce2d 0:972874f31c98 38 #include "u8g.h"
iforce2d 0:972874f31c98 39
iforce2d 0:972874f31c98 40 #if defined(__AVR__)
iforce2d 0:972874f31c98 41
iforce2d 0:972874f31c98 42 static void u8g_atmega_st7920_sw_spi_shift_out(u8g_t *u8g, uint8_t val) U8G_NOINLINE;
iforce2d 0:972874f31c98 43 static void u8g_atmega_st7920_sw_spi_shift_out(u8g_t *u8g, uint8_t val)
iforce2d 0:972874f31c98 44 {
iforce2d 0:972874f31c98 45 uint8_t i = 8;
iforce2d 0:972874f31c98 46 do
iforce2d 0:972874f31c98 47 {
iforce2d 0:972874f31c98 48 u8g_SetPILevel(u8g, U8G_PI_MOSI, val & 128 );
iforce2d 0:972874f31c98 49 val <<= 1;
iforce2d 0:972874f31c98 50 u8g_SetPILevel(u8g, U8G_PI_SCK, 1 );
iforce2d 0:972874f31c98 51 u8g_MicroDelay(); /* 15 Aug 2012: added for high speed uC */
iforce2d 0:972874f31c98 52 u8g_SetPILevel(u8g, U8G_PI_SCK, 0 );
iforce2d 0:972874f31c98 53 u8g_MicroDelay(); /* 15 Aug 2012: added for high speed uC */
iforce2d 0:972874f31c98 54 i--;
iforce2d 0:972874f31c98 55 } while( i != 0 );
iforce2d 0:972874f31c98 56 }
iforce2d 0:972874f31c98 57
iforce2d 0:972874f31c98 58 static void u8g_com_atmega_st7920_write_byte(u8g_t *u8g, uint8_t rs, uint8_t val) U8G_NOINLINE;
iforce2d 0:972874f31c98 59 static void u8g_com_atmega_st7920_write_byte(u8g_t *u8g, uint8_t rs, uint8_t val)
iforce2d 0:972874f31c98 60 {
iforce2d 0:972874f31c98 61 uint8_t i;
iforce2d 0:972874f31c98 62
iforce2d 0:972874f31c98 63 if ( rs == 0 )
iforce2d 0:972874f31c98 64 {
iforce2d 0:972874f31c98 65 /* command */
iforce2d 0:972874f31c98 66 u8g_atmega_st7920_sw_spi_shift_out(u8g, 0x0f8);
iforce2d 0:972874f31c98 67 }
iforce2d 0:972874f31c98 68 else if ( rs == 1 )
iforce2d 0:972874f31c98 69 {
iforce2d 0:972874f31c98 70 /* data */
iforce2d 0:972874f31c98 71 u8g_atmega_st7920_sw_spi_shift_out(u8g, 0x0fa);
iforce2d 0:972874f31c98 72 }
iforce2d 0:972874f31c98 73
iforce2d 0:972874f31c98 74 u8g_atmega_st7920_sw_spi_shift_out(u8g, val & 0x0f0);
iforce2d 0:972874f31c98 75 u8g_atmega_st7920_sw_spi_shift_out(u8g, val << 4);
iforce2d 0:972874f31c98 76
iforce2d 0:972874f31c98 77 for( i = 0; i < 4; i++ )
iforce2d 0:972874f31c98 78 u8g_10MicroDelay();
iforce2d 0:972874f31c98 79 }
iforce2d 0:972874f31c98 80
iforce2d 0:972874f31c98 81
iforce2d 0:972874f31c98 82 uint8_t u8g_com_atmega_st7920_sw_spi_fn(u8g_t *u8g, uint8_t msg, uint8_t arg_val, void *arg_ptr)
iforce2d 0:972874f31c98 83 {
iforce2d 0:972874f31c98 84 switch(msg)
iforce2d 0:972874f31c98 85 {
iforce2d 0:972874f31c98 86 case U8G_COM_MSG_INIT:
iforce2d 0:972874f31c98 87 u8g_SetPIOutput(u8g, U8G_PI_SCK);
iforce2d 0:972874f31c98 88 u8g_SetPIOutput(u8g, U8G_PI_MOSI);
iforce2d 0:972874f31c98 89 /* u8g_SetPIOutput(u8g, U8G_PI_A0); */
iforce2d 0:972874f31c98 90 u8g_SetPIOutput(u8g, U8G_PI_CS);
iforce2d 0:972874f31c98 91 u8g_SetPIOutput(u8g, U8G_PI_RESET);
iforce2d 0:972874f31c98 92
iforce2d 0:972874f31c98 93 u8g_SetPILevel(u8g, U8G_PI_SCK, 0 );
iforce2d 0:972874f31c98 94 u8g_SetPILevel(u8g, U8G_PI_MOSI, 0 );
iforce2d 0:972874f31c98 95 u8g_SetPILevel(u8g, U8G_PI_CS, 0 );
iforce2d 0:972874f31c98 96 /* u8g_SetPILevel(u8g, U8G_PI_A0, 0); */
iforce2d 0:972874f31c98 97
iforce2d 0:972874f31c98 98 u8g->pin_list[U8G_PI_A0_STATE] = 0; /* inital RS state: command mode */
iforce2d 0:972874f31c98 99 break;
iforce2d 0:972874f31c98 100
iforce2d 0:972874f31c98 101 case U8G_COM_MSG_STOP:
iforce2d 0:972874f31c98 102 break;
iforce2d 0:972874f31c98 103
iforce2d 0:972874f31c98 104 case U8G_COM_MSG_RESET:
iforce2d 0:972874f31c98 105 u8g_SetPILevel(u8g, U8G_PI_RESET, arg_val);
iforce2d 0:972874f31c98 106 break;
iforce2d 0:972874f31c98 107
iforce2d 0:972874f31c98 108 case U8G_COM_MSG_ADDRESS: /* define cmd (arg_val = 0) or data mode (arg_val = 1) */
iforce2d 0:972874f31c98 109 u8g->pin_list[U8G_PI_A0_STATE] = arg_val;
iforce2d 0:972874f31c98 110 break;
iforce2d 0:972874f31c98 111
iforce2d 0:972874f31c98 112 case U8G_COM_MSG_CHIP_SELECT:
iforce2d 0:972874f31c98 113 if ( arg_val == 0 )
iforce2d 0:972874f31c98 114 {
iforce2d 0:972874f31c98 115 /* disable, note: the st7920 has an active high chip select */
iforce2d 0:972874f31c98 116 u8g_SetPILevel(u8g, U8G_PI_CS, 0);
iforce2d 0:972874f31c98 117 }
iforce2d 0:972874f31c98 118 else
iforce2d 0:972874f31c98 119 {
iforce2d 0:972874f31c98 120 /* u8g_SetPILevel(u8g, U8G_PI_SCK, 0 ); */
iforce2d 0:972874f31c98 121 /* enable */
iforce2d 0:972874f31c98 122 u8g_SetPILevel(u8g, U8G_PI_CS, 1); /* CS = 1 (high active) */
iforce2d 0:972874f31c98 123 }
iforce2d 0:972874f31c98 124 break;
iforce2d 0:972874f31c98 125
iforce2d 0:972874f31c98 126
iforce2d 0:972874f31c98 127 case U8G_COM_MSG_WRITE_BYTE:
iforce2d 0:972874f31c98 128 u8g_com_atmega_st7920_write_byte(u8g, u8g->pin_list[U8G_PI_A0_STATE], arg_val);
iforce2d 0:972874f31c98 129 u8g->pin_list[U8G_PI_A0_STATE] = 2;
iforce2d 0:972874f31c98 130 break;
iforce2d 0:972874f31c98 131
iforce2d 0:972874f31c98 132 case U8G_COM_MSG_WRITE_SEQ:
iforce2d 0:972874f31c98 133 {
iforce2d 0:972874f31c98 134 register uint8_t *ptr = arg_ptr;
iforce2d 0:972874f31c98 135 while( arg_val > 0 )
iforce2d 0:972874f31c98 136 {
iforce2d 0:972874f31c98 137 u8g_com_atmega_st7920_write_byte(u8g, u8g->pin_list[U8G_PI_A0_STATE], *ptr++);
iforce2d 0:972874f31c98 138 u8g->pin_list[U8G_PI_A0_STATE] = 2;
iforce2d 0:972874f31c98 139 arg_val--;
iforce2d 0:972874f31c98 140 }
iforce2d 0:972874f31c98 141 }
iforce2d 0:972874f31c98 142 break;
iforce2d 0:972874f31c98 143
iforce2d 0:972874f31c98 144 case U8G_COM_MSG_WRITE_SEQ_P:
iforce2d 0:972874f31c98 145 {
iforce2d 0:972874f31c98 146 register uint8_t *ptr = arg_ptr;
iforce2d 0:972874f31c98 147 while( arg_val > 0 )
iforce2d 0:972874f31c98 148 {
iforce2d 0:972874f31c98 149 u8g_com_atmega_st7920_write_byte(u8g, u8g->pin_list[U8G_PI_A0_STATE], u8g_pgm_read(ptr));
iforce2d 0:972874f31c98 150 u8g->pin_list[U8G_PI_A0_STATE] = 2;
iforce2d 0:972874f31c98 151 ptr++;
iforce2d 0:972874f31c98 152 arg_val--;
iforce2d 0:972874f31c98 153 }
iforce2d 0:972874f31c98 154 }
iforce2d 0:972874f31c98 155 break;
iforce2d 0:972874f31c98 156 }
iforce2d 0:972874f31c98 157 return 1;
iforce2d 0:972874f31c98 158 }
iforce2d 0:972874f31c98 159
iforce2d 0:972874f31c98 160 #else
iforce2d 0:972874f31c98 161
iforce2d 0:972874f31c98 162
iforce2d 0:972874f31c98 163 uint8_t u8g_com_atmega_st7920_sw_spi_fn(u8g_t *u8g, uint8_t msg, uint8_t arg_val, void *arg_ptr)
iforce2d 0:972874f31c98 164 {
iforce2d 0:972874f31c98 165 return 1;
iforce2d 0:972874f31c98 166 }
iforce2d 0:972874f31c98 167
iforce2d 0:972874f31c98 168
iforce2d 0:972874f31c98 169 #endif
iforce2d 0:972874f31c98 170
iforce2d 0:972874f31c98 171